processor.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 Waldorf GMBH
  7. * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
  8. * Copyright (C) 1996 Paul M. Antoine
  9. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  10. */
  11. #ifndef _ASM_PROCESSOR_H
  12. #define _ASM_PROCESSOR_H
  13. #include <linux/atomic.h>
  14. #include <linux/cpumask.h>
  15. #include <linux/sizes.h>
  16. #include <linux/threads.h>
  17. #include <asm/cachectl.h>
  18. #include <asm/cpu.h>
  19. #include <asm/cpu-info.h>
  20. #include <asm/dsemul.h>
  21. #include <asm/mipsregs.h>
  22. #include <asm/prefetch.h>
  23. #include <asm/vdso/processor.h>
  24. /*
  25. * System setup and hardware flags..
  26. */
  27. extern unsigned int vced_count, vcei_count;
  28. extern int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src);
  29. #ifdef CONFIG_32BIT
  30. /*
  31. * User space process size: 2GB. This is hardcoded into a few places,
  32. * so don't change it unless you know what you are doing.
  33. */
  34. #define TASK_SIZE 0x80000000UL
  35. #define STACK_TOP_MAX TASK_SIZE
  36. #define TASK_IS_32BIT_ADDR 1
  37. #endif
  38. #ifdef CONFIG_64BIT
  39. /*
  40. * User space process size: 1TB. This is hardcoded into a few places,
  41. * so don't change it unless you know what you are doing. TASK_SIZE
  42. * is limited to 1TB by the R4000 architecture; R10000 and better can
  43. * support 16TB; the architectural reserve for future expansion is
  44. * 8192EB ...
  45. */
  46. #define TASK_SIZE32 0x7fff8000UL
  47. #ifdef CONFIG_MIPS_VA_BITS_48
  48. #define TASK_SIZE64 (0x1UL << ((cpu_data[0].vmbits>48)?48:cpu_data[0].vmbits))
  49. #else
  50. #define TASK_SIZE64 0x10000000000UL
  51. #endif
  52. #define TASK_SIZE (test_thread_flag(TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
  53. #define STACK_TOP_MAX TASK_SIZE64
  54. #define TASK_SIZE_OF(tsk) \
  55. (test_tsk_thread_flag(tsk, TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
  56. #define TASK_IS_32BIT_ADDR test_thread_flag(TIF_32BIT_ADDR)
  57. #endif
  58. #define VDSO_RANDOMIZE_SIZE (TASK_IS_32BIT_ADDR ? SZ_1M : SZ_64M)
  59. extern unsigned long mips_stack_top(void);
  60. #define STACK_TOP mips_stack_top()
  61. /*
  62. * This decides where the kernel will search for a free chunk of vm
  63. * space during mmap's.
  64. */
  65. #define TASK_UNMAPPED_BASE PAGE_ALIGN(TASK_SIZE / 3)
  66. #define NUM_FPU_REGS 32
  67. #ifdef CONFIG_CPU_HAS_MSA
  68. # define FPU_REG_WIDTH 128
  69. #else
  70. # define FPU_REG_WIDTH 64
  71. #endif
  72. union fpureg {
  73. __u32 val32[FPU_REG_WIDTH / 32];
  74. __u64 val64[FPU_REG_WIDTH / 64];
  75. };
  76. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  77. # define FPR_IDX(width, idx) (idx)
  78. #else
  79. # define FPR_IDX(width, idx) ((idx) ^ ((64 / (width)) - 1))
  80. #endif
  81. #define BUILD_FPR_ACCESS(width) \
  82. static inline u##width get_fpr##width(union fpureg *fpr, unsigned idx) \
  83. { \
  84. return fpr->val##width[FPR_IDX(width, idx)]; \
  85. } \
  86. \
  87. static inline void set_fpr##width(union fpureg *fpr, unsigned idx, \
  88. u##width val) \
  89. { \
  90. fpr->val##width[FPR_IDX(width, idx)] = val; \
  91. }
  92. BUILD_FPR_ACCESS(32)
  93. BUILD_FPR_ACCESS(64)
  94. /*
  95. * It would be nice to add some more fields for emulator statistics,
  96. * the additional information is private to the FPU emulator for now.
  97. * See arch/mips/include/asm/fpu_emulator.h.
  98. */
  99. struct mips_fpu_struct {
  100. union fpureg fpr[NUM_FPU_REGS];
  101. unsigned int fcr31;
  102. unsigned int msacsr;
  103. };
  104. #define NUM_DSP_REGS 6
  105. typedef unsigned long dspreg_t;
  106. struct mips_dsp_state {
  107. dspreg_t dspr[NUM_DSP_REGS];
  108. unsigned int dspcontrol;
  109. };
  110. #define INIT_CPUMASK { \
  111. {0,} \
  112. }
  113. struct mips3264_watch_reg_state {
  114. /* The width of watchlo is 32 in a 32 bit kernel and 64 in a
  115. 64 bit kernel. We use unsigned long as it has the same
  116. property. */
  117. unsigned long watchlo[NUM_WATCH_REGS];
  118. /* Only the mask and IRW bits from watchhi. */
  119. u16 watchhi[NUM_WATCH_REGS];
  120. };
  121. union mips_watch_reg_state {
  122. struct mips3264_watch_reg_state mips3264;
  123. };
  124. #if defined(CONFIG_CPU_CAVIUM_OCTEON)
  125. struct octeon_cop2_state {
  126. /* DMFC2 rt, 0x0201 */
  127. unsigned long cop2_crc_iv;
  128. /* DMFC2 rt, 0x0202 (Set with DMTC2 rt, 0x1202) */
  129. unsigned long cop2_crc_length;
  130. /* DMFC2 rt, 0x0200 (set with DMTC2 rt, 0x4200) */
  131. unsigned long cop2_crc_poly;
  132. /* DMFC2 rt, 0x0402; DMFC2 rt, 0x040A */
  133. unsigned long cop2_llm_dat[2];
  134. /* DMFC2 rt, 0x0084 */
  135. unsigned long cop2_3des_iv;
  136. /* DMFC2 rt, 0x0080; DMFC2 rt, 0x0081; DMFC2 rt, 0x0082 */
  137. unsigned long cop2_3des_key[3];
  138. /* DMFC2 rt, 0x0088 (Set with DMTC2 rt, 0x0098) */
  139. unsigned long cop2_3des_result;
  140. /* DMFC2 rt, 0x0111 (FIXME: Read Pass1 Errata) */
  141. unsigned long cop2_aes_inp0;
  142. /* DMFC2 rt, 0x0102; DMFC2 rt, 0x0103 */
  143. unsigned long cop2_aes_iv[2];
  144. /* DMFC2 rt, 0x0104; DMFC2 rt, 0x0105; DMFC2 rt, 0x0106; DMFC2
  145. * rt, 0x0107 */
  146. unsigned long cop2_aes_key[4];
  147. /* DMFC2 rt, 0x0110 */
  148. unsigned long cop2_aes_keylen;
  149. /* DMFC2 rt, 0x0100; DMFC2 rt, 0x0101 */
  150. unsigned long cop2_aes_result[2];
  151. /* DMFC2 rt, 0x0240; DMFC2 rt, 0x0241; DMFC2 rt, 0x0242; DMFC2
  152. * rt, 0x0243; DMFC2 rt, 0x0244; DMFC2 rt, 0x0245; DMFC2 rt,
  153. * 0x0246; DMFC2 rt, 0x0247; DMFC2 rt, 0x0248; DMFC2 rt,
  154. * 0x0249; DMFC2 rt, 0x024A; DMFC2 rt, 0x024B; DMFC2 rt,
  155. * 0x024C; DMFC2 rt, 0x024D; DMFC2 rt, 0x024E - Pass2 */
  156. unsigned long cop2_hsh_datw[15];
  157. /* DMFC2 rt, 0x0250; DMFC2 rt, 0x0251; DMFC2 rt, 0x0252; DMFC2
  158. * rt, 0x0253; DMFC2 rt, 0x0254; DMFC2 rt, 0x0255; DMFC2 rt,
  159. * 0x0256; DMFC2 rt, 0x0257 - Pass2 */
  160. unsigned long cop2_hsh_ivw[8];
  161. /* DMFC2 rt, 0x0258; DMFC2 rt, 0x0259 - Pass2 */
  162. unsigned long cop2_gfm_mult[2];
  163. /* DMFC2 rt, 0x025E - Pass2 */
  164. unsigned long cop2_gfm_poly;
  165. /* DMFC2 rt, 0x025A; DMFC2 rt, 0x025B - Pass2 */
  166. unsigned long cop2_gfm_result[2];
  167. /* DMFC2 rt, 0x24F, DMFC2 rt, 0x50, OCTEON III */
  168. unsigned long cop2_sha3[2];
  169. };
  170. #define COP2_INIT \
  171. .cp2 = {0,},
  172. struct octeon_cvmseg_state {
  173. unsigned long cvmseg[CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE]
  174. [cpu_dcache_line_size() / sizeof(unsigned long)];
  175. };
  176. #else
  177. #define COP2_INIT
  178. #endif
  179. #ifdef CONFIG_CPU_HAS_MSA
  180. # define ARCH_MIN_TASKALIGN 16
  181. # define FPU_ALIGN __aligned(16)
  182. #else
  183. # define ARCH_MIN_TASKALIGN 8
  184. # define FPU_ALIGN
  185. #endif
  186. struct mips_abi;
  187. /*
  188. * If you change thread_struct remember to change the #defines below too!
  189. */
  190. struct thread_struct {
  191. /* Saved main processor registers. */
  192. unsigned long reg16;
  193. unsigned long reg17, reg18, reg19, reg20, reg21, reg22, reg23;
  194. unsigned long reg29, reg30, reg31;
  195. /* Saved cp0 stuff. */
  196. unsigned long cp0_status;
  197. #ifdef CONFIG_MIPS_FP_SUPPORT
  198. /* Saved fpu/fpu emulator stuff. */
  199. struct mips_fpu_struct fpu FPU_ALIGN;
  200. /* Assigned branch delay slot 'emulation' frame */
  201. atomic_t bd_emu_frame;
  202. /* PC of the branch from a branch delay slot 'emulation' */
  203. unsigned long bd_emu_branch_pc;
  204. /* PC to continue from following a branch delay slot 'emulation' */
  205. unsigned long bd_emu_cont_pc;
  206. #endif
  207. #ifdef CONFIG_MIPS_MT_FPAFF
  208. /* Emulated instruction count */
  209. unsigned long emulated_fp;
  210. /* Saved per-thread scheduler affinity mask */
  211. cpumask_t user_cpus_allowed;
  212. #endif /* CONFIG_MIPS_MT_FPAFF */
  213. /* Saved state of the DSP ASE, if available. */
  214. struct mips_dsp_state dsp;
  215. /* Saved watch register state, if available. */
  216. union mips_watch_reg_state watch;
  217. /* Other stuff associated with the thread. */
  218. unsigned long cp0_badvaddr; /* Last user fault */
  219. unsigned long cp0_baduaddr; /* Last kernel fault accessing USEG */
  220. unsigned long error_code;
  221. unsigned long trap_nr;
  222. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  223. struct octeon_cop2_state cp2 __attribute__ ((__aligned__(128)));
  224. struct octeon_cvmseg_state cvmseg __attribute__ ((__aligned__(128)));
  225. #endif
  226. struct mips_abi *abi;
  227. };
  228. #ifdef CONFIG_MIPS_MT_FPAFF
  229. #define FPAFF_INIT \
  230. .emulated_fp = 0, \
  231. .user_cpus_allowed = INIT_CPUMASK,
  232. #else
  233. #define FPAFF_INIT
  234. #endif /* CONFIG_MIPS_MT_FPAFF */
  235. #ifdef CONFIG_MIPS_FP_SUPPORT
  236. # define FPU_INIT \
  237. .fpu = { \
  238. .fpr = {{{0,},},}, \
  239. .fcr31 = 0, \
  240. .msacsr = 0, \
  241. }, \
  242. /* Delay slot emulation */ \
  243. .bd_emu_frame = ATOMIC_INIT(BD_EMUFRAME_NONE), \
  244. .bd_emu_branch_pc = 0, \
  245. .bd_emu_cont_pc = 0,
  246. #else
  247. # define FPU_INIT
  248. #endif
  249. #define INIT_THREAD { \
  250. /* \
  251. * Saved main processor registers \
  252. */ \
  253. .reg16 = 0, \
  254. .reg17 = 0, \
  255. .reg18 = 0, \
  256. .reg19 = 0, \
  257. .reg20 = 0, \
  258. .reg21 = 0, \
  259. .reg22 = 0, \
  260. .reg23 = 0, \
  261. .reg29 = 0, \
  262. .reg30 = 0, \
  263. .reg31 = 0, \
  264. /* \
  265. * Saved cp0 stuff \
  266. */ \
  267. .cp0_status = 0, \
  268. /* \
  269. * Saved FPU/FPU emulator stuff \
  270. */ \
  271. FPU_INIT \
  272. /* \
  273. * FPU affinity state (null if not FPAFF) \
  274. */ \
  275. FPAFF_INIT \
  276. /* \
  277. * Saved DSP stuff \
  278. */ \
  279. .dsp = { \
  280. .dspr = {0, }, \
  281. .dspcontrol = 0, \
  282. }, \
  283. /* \
  284. * saved watch register stuff \
  285. */ \
  286. .watch = {{{0,},},}, \
  287. /* \
  288. * Other stuff associated with the process \
  289. */ \
  290. .cp0_badvaddr = 0, \
  291. .cp0_baduaddr = 0, \
  292. .error_code = 0, \
  293. .trap_nr = 0, \
  294. /* \
  295. * Platform specific cop2 registers(null if no COP2) \
  296. */ \
  297. COP2_INIT \
  298. }
  299. struct task_struct;
  300. /*
  301. * Do necessary setup to start up a newly executed thread.
  302. */
  303. extern void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp);
  304. static inline void flush_thread(void)
  305. {
  306. }
  307. unsigned long __get_wchan(struct task_struct *p);
  308. #define __KSTK_TOS(tsk) ((unsigned long)task_stack_page(tsk) + \
  309. THREAD_SIZE - 32 - sizeof(struct pt_regs))
  310. #define task_pt_regs(tsk) ((struct pt_regs *)__KSTK_TOS(tsk))
  311. #define KSTK_EIP(tsk) (task_pt_regs(tsk)->cp0_epc)
  312. #define KSTK_ESP(tsk) (task_pt_regs(tsk)->regs[29])
  313. #define KSTK_STATUS(tsk) (task_pt_regs(tsk)->cp0_status)
  314. /*
  315. * Return_address is a replacement for __builtin_return_address(count)
  316. * which on certain architectures cannot reasonably be implemented in GCC
  317. * (MIPS, Alpha) or is unusable with -fomit-frame-pointer (i386).
  318. * Note that __builtin_return_address(x>=1) is forbidden because GCC
  319. * aborts compilation on some CPUs. It's simply not possible to unwind
  320. * some CPU's stackframes.
  321. *
  322. * __builtin_return_address works only for non-leaf functions. We avoid the
  323. * overhead of a function call by forcing the compiler to save the return
  324. * address register on the stack.
  325. */
  326. #define return_address() ({__asm__ __volatile__("":::"$31");__builtin_return_address(0);})
  327. #ifdef CONFIG_CPU_HAS_PREFETCH
  328. #define ARCH_HAS_PREFETCH
  329. #define prefetch(x) __builtin_prefetch((x), 0, 1)
  330. #define ARCH_HAS_PREFETCHW
  331. #define prefetchw(x) __builtin_prefetch((x), 1, 1)
  332. #endif
  333. /*
  334. * Functions & macros implementing the PR_GET_FP_MODE & PR_SET_FP_MODE options
  335. * to the prctl syscall.
  336. */
  337. extern int mips_get_process_fp_mode(struct task_struct *task);
  338. extern int mips_set_process_fp_mode(struct task_struct *task,
  339. unsigned int value);
  340. #define GET_FP_MODE(task) mips_get_process_fp_mode(task)
  341. #define SET_FP_MODE(task,value) mips_set_process_fp_mode(task, value)
  342. #endif /* _ASM_PROCESSOR_H */