loongson.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Copyright (C) 2009 Lemote, Inc.
  4. * Author: Wu Zhangjin <[email protected]>
  5. */
  6. #ifndef __ASM_MACH_LOONGSON2EF_LOONGSON_H
  7. #define __ASM_MACH_LOONGSON2EF_LOONGSON_H
  8. #include <linux/io.h>
  9. #include <linux/init.h>
  10. #include <linux/irq.h>
  11. /* loongson internal northbridge initialization */
  12. extern void bonito_irq_init(void);
  13. /* machine-specific reboot/halt operation */
  14. extern void mach_prepare_reboot(void);
  15. extern void mach_prepare_shutdown(void);
  16. /* environment arguments from bootloader */
  17. extern u32 cpu_clock_freq;
  18. extern u32 memsize, highmemsize;
  19. /* loongson-specific command line, env and memory initialization */
  20. extern void __init prom_init_memory(void);
  21. extern void __init prom_init_machtype(void);
  22. extern void __init prom_init_env(void);
  23. #ifdef CONFIG_LOONGSON_UART_BASE
  24. extern unsigned long _loongson_uart_base, loongson_uart_base;
  25. extern void prom_init_loongson_uart_base(void);
  26. #endif
  27. static inline void prom_init_uart_base(void)
  28. {
  29. #ifdef CONFIG_LOONGSON_UART_BASE
  30. prom_init_loongson_uart_base();
  31. #endif
  32. }
  33. /* irq operation functions */
  34. extern void bonito_irqdispatch(void);
  35. extern void __init bonito_irq_init(void);
  36. extern void __init mach_init_irq(void);
  37. extern void mach_irq_dispatch(unsigned int pending);
  38. extern int mach_i8259_irq(void);
  39. /* We need this in some places... */
  40. #define delay() ({ \
  41. int x; \
  42. for (x = 0; x < 100000; x++) \
  43. __asm__ __volatile__(""); \
  44. })
  45. #define LOONGSON_REG(x) \
  46. (*(volatile u32 *)((char *)CKSEG1ADDR(LOONGSON_REG_BASE) + (x)))
  47. #define LOONGSON_IRQ_BASE 32
  48. #define LOONGSON_FLASH_BASE 0x1c000000
  49. #define LOONGSON_FLASH_SIZE 0x02000000 /* 32M */
  50. #define LOONGSON_FLASH_TOP (LOONGSON_FLASH_BASE+LOONGSON_FLASH_SIZE-1)
  51. #define LOONGSON_LIO0_BASE 0x1e000000
  52. #define LOONGSON_LIO0_SIZE 0x01C00000 /* 28M */
  53. #define LOONGSON_LIO0_TOP (LOONGSON_LIO0_BASE+LOONGSON_LIO0_SIZE-1)
  54. #define LOONGSON_BOOT_BASE 0x1fc00000
  55. #define LOONGSON_BOOT_SIZE 0x00100000 /* 1M */
  56. #define LOONGSON_BOOT_TOP (LOONGSON_BOOT_BASE+LOONGSON_BOOT_SIZE-1)
  57. #define LOONGSON_REG_BASE 0x1fe00000
  58. #define LOONGSON_REG_SIZE 0x00100000 /* 256Bytes + 256Bytes + ??? */
  59. #define LOONGSON_REG_TOP (LOONGSON_REG_BASE+LOONGSON_REG_SIZE-1)
  60. #define LOONGSON_LIO1_BASE 0x1ff00000
  61. #define LOONGSON_LIO1_SIZE 0x00100000 /* 1M */
  62. #define LOONGSON_LIO1_TOP (LOONGSON_LIO1_BASE+LOONGSON_LIO1_SIZE-1)
  63. #define LOONGSON_PCILO0_BASE 0x10000000
  64. #define LOONGSON_PCILO1_BASE 0x14000000
  65. #define LOONGSON_PCILO2_BASE 0x18000000
  66. #define LOONGSON_PCILO_BASE LOONGSON_PCILO0_BASE
  67. #define LOONGSON_PCILO_SIZE 0x0c000000 /* 64M * 3 */
  68. #define LOONGSON_PCILO_TOP (LOONGSON_PCILO0_BASE+LOONGSON_PCILO_SIZE-1)
  69. #define LOONGSON_PCICFG_BASE 0x1fe80000
  70. #define LOONGSON_PCICFG_SIZE 0x00000800 /* 2K */
  71. #define LOONGSON_PCICFG_TOP (LOONGSON_PCICFG_BASE+LOONGSON_PCICFG_SIZE-1)
  72. #define LOONGSON_PCIIO_BASE 0x1fd00000
  73. #define LOONGSON_PCIIO_SIZE 0x00100000 /* 1M */
  74. #define LOONGSON_PCIIO_TOP (LOONGSON_PCIIO_BASE+LOONGSON_PCIIO_SIZE-1)
  75. /* Loongson Register Bases */
  76. #define LOONGSON_PCICONFIGBASE 0x00
  77. #define LOONGSON_REGBASE 0x100
  78. /* PCI Configuration Registers */
  79. #define LOONGSON_PCI_REG(x) LOONGSON_REG(LOONGSON_PCICONFIGBASE + (x))
  80. #define LOONGSON_PCIDID LOONGSON_PCI_REG(0x00)
  81. #define LOONGSON_PCICMD LOONGSON_PCI_REG(0x04)
  82. #define LOONGSON_PCICLASS LOONGSON_PCI_REG(0x08)
  83. #define LOONGSON_PCILTIMER LOONGSON_PCI_REG(0x0c)
  84. #define LOONGSON_PCIBASE0 LOONGSON_PCI_REG(0x10)
  85. #define LOONGSON_PCIBASE1 LOONGSON_PCI_REG(0x14)
  86. #define LOONGSON_PCIBASE2 LOONGSON_PCI_REG(0x18)
  87. #define LOONGSON_PCIBASE3 LOONGSON_PCI_REG(0x1c)
  88. #define LOONGSON_PCIBASE4 LOONGSON_PCI_REG(0x20)
  89. #define LOONGSON_PCIEXPRBASE LOONGSON_PCI_REG(0x30)
  90. #define LOONGSON_PCIINT LOONGSON_PCI_REG(0x3c)
  91. #define LOONGSON_PCI_ISR4C LOONGSON_PCI_REG(0x4c)
  92. #define LOONGSON_PCICMD_PERR_CLR 0x80000000
  93. #define LOONGSON_PCICMD_SERR_CLR 0x40000000
  94. #define LOONGSON_PCICMD_MABORT_CLR 0x20000000
  95. #define LOONGSON_PCICMD_MTABORT_CLR 0x10000000
  96. #define LOONGSON_PCICMD_TABORT_CLR 0x08000000
  97. #define LOONGSON_PCICMD_MPERR_CLR 0x01000000
  98. #define LOONGSON_PCICMD_PERRRESPEN 0x00000040
  99. #define LOONGSON_PCICMD_ASTEPEN 0x00000080
  100. #define LOONGSON_PCICMD_SERREN 0x00000100
  101. #define LOONGSON_PCILTIMER_BUSLATENCY 0x0000ff00
  102. #define LOONGSON_PCILTIMER_BUSLATENCY_SHIFT 8
  103. /* Loongson h/w Configuration */
  104. #define LOONGSON_GENCFG_OFFSET 0x4
  105. #define LOONGSON_GENCFG LOONGSON_REG(LOONGSON_REGBASE + LOONGSON_GENCFG_OFFSET)
  106. #define LOONGSON_GENCFG_DEBUGMODE 0x00000001
  107. #define LOONGSON_GENCFG_SNOOPEN 0x00000002
  108. #define LOONGSON_GENCFG_CPUSELFRESET 0x00000004
  109. #define LOONGSON_GENCFG_FORCE_IRQA 0x00000008
  110. #define LOONGSON_GENCFG_IRQA_ISOUT 0x00000010
  111. #define LOONGSON_GENCFG_IRQA_FROM_INT1 0x00000020
  112. #define LOONGSON_GENCFG_BYTESWAP 0x00000040
  113. #define LOONGSON_GENCFG_UNCACHED 0x00000080
  114. #define LOONGSON_GENCFG_PREFETCHEN 0x00000100
  115. #define LOONGSON_GENCFG_WBEHINDEN 0x00000200
  116. #define LOONGSON_GENCFG_CACHEALG 0x00000c00
  117. #define LOONGSON_GENCFG_CACHEALG_SHIFT 10
  118. #define LOONGSON_GENCFG_PCIQUEUE 0x00001000
  119. #define LOONGSON_GENCFG_CACHESTOP 0x00002000
  120. #define LOONGSON_GENCFG_MSTRBYTESWAP 0x00004000
  121. #define LOONGSON_GENCFG_BUSERREN 0x00008000
  122. #define LOONGSON_GENCFG_NORETRYTIMEOUT 0x00010000
  123. #define LOONGSON_GENCFG_SHORTCOPYTIMEOUT 0x00020000
  124. /* PCI address map control */
  125. #define LOONGSON_PCIMAP LOONGSON_REG(LOONGSON_REGBASE + 0x10)
  126. #define LOONGSON_PCIMEMBASECFG LOONGSON_REG(LOONGSON_REGBASE + 0x14)
  127. #define LOONGSON_PCIMAP_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x18)
  128. /* GPIO Regs - r/w */
  129. #define LOONGSON_GPIODATA LOONGSON_REG(LOONGSON_REGBASE + 0x1c)
  130. #define LOONGSON_GPIOIE LOONGSON_REG(LOONGSON_REGBASE + 0x20)
  131. /* ICU Configuration Regs - r/w */
  132. #define LOONGSON_INTEDGE LOONGSON_REG(LOONGSON_REGBASE + 0x24)
  133. #define LOONGSON_INTSTEER LOONGSON_REG(LOONGSON_REGBASE + 0x28)
  134. #define LOONGSON_INTPOL LOONGSON_REG(LOONGSON_REGBASE + 0x2c)
  135. /* ICU Enable Regs - IntEn & IntISR are r/o. */
  136. #define LOONGSON_INTENSET LOONGSON_REG(LOONGSON_REGBASE + 0x30)
  137. #define LOONGSON_INTENCLR LOONGSON_REG(LOONGSON_REGBASE + 0x34)
  138. #define LOONGSON_INTEN LOONGSON_REG(LOONGSON_REGBASE + 0x38)
  139. #define LOONGSON_INTISR LOONGSON_REG(LOONGSON_REGBASE + 0x3c)
  140. /* ICU */
  141. #define LOONGSON_ICU_MBOXES 0x0000000f
  142. #define LOONGSON_ICU_MBOXES_SHIFT 0
  143. #define LOONGSON_ICU_DMARDY 0x00000010
  144. #define LOONGSON_ICU_DMAEMPTY 0x00000020
  145. #define LOONGSON_ICU_COPYRDY 0x00000040
  146. #define LOONGSON_ICU_COPYEMPTY 0x00000080
  147. #define LOONGSON_ICU_COPYERR 0x00000100
  148. #define LOONGSON_ICU_PCIIRQ 0x00000200
  149. #define LOONGSON_ICU_MASTERERR 0x00000400
  150. #define LOONGSON_ICU_SYSTEMERR 0x00000800
  151. #define LOONGSON_ICU_DRAMPERR 0x00001000
  152. #define LOONGSON_ICU_RETRYERR 0x00002000
  153. #define LOONGSON_ICU_GPIOS 0x01ff0000
  154. #define LOONGSON_ICU_GPIOS_SHIFT 16
  155. #define LOONGSON_ICU_GPINS 0x7e000000
  156. #define LOONGSON_ICU_GPINS_SHIFT 25
  157. #define LOONGSON_ICU_MBOX(N) (1<<(LOONGSON_ICU_MBOXES_SHIFT+(N)))
  158. #define LOONGSON_ICU_GPIO(N) (1<<(LOONGSON_ICU_GPIOS_SHIFT+(N)))
  159. #define LOONGSON_ICU_GPIN(N) (1<<(LOONGSON_ICU_GPINS_SHIFT+(N)))
  160. /* PCI prefetch window base & mask */
  161. #define LOONGSON_MEM_WIN_BASE_L LOONGSON_REG(LOONGSON_REGBASE + 0x40)
  162. #define LOONGSON_MEM_WIN_BASE_H LOONGSON_REG(LOONGSON_REGBASE + 0x44)
  163. #define LOONGSON_MEM_WIN_MASK_L LOONGSON_REG(LOONGSON_REGBASE + 0x48)
  164. #define LOONGSON_MEM_WIN_MASK_H LOONGSON_REG(LOONGSON_REGBASE + 0x4c)
  165. /* PCI_Hit*_Sel_* */
  166. #define LOONGSON_PCI_HIT0_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x50)
  167. #define LOONGSON_PCI_HIT0_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x54)
  168. #define LOONGSON_PCI_HIT1_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x58)
  169. #define LOONGSON_PCI_HIT1_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x5c)
  170. #define LOONGSON_PCI_HIT2_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x60)
  171. #define LOONGSON_PCI_HIT2_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x64)
  172. /* PXArb Config & Status */
  173. #define LOONGSON_PXARB_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x68)
  174. #define LOONGSON_PXARB_STATUS LOONGSON_REG(LOONGSON_REGBASE + 0x6c)
  175. /* Chip Config registor of each physical cpu package, PRid >= Loongson-2F */
  176. #define LOONGSON_CHIPCFG (void __iomem *)TO_UNCAC(0x1fc00180)
  177. /* pcimap */
  178. #define LOONGSON_PCIMAP_PCIMAP_LO0 0x0000003f
  179. #define LOONGSON_PCIMAP_PCIMAP_LO0_SHIFT 0
  180. #define LOONGSON_PCIMAP_PCIMAP_LO1 0x00000fc0
  181. #define LOONGSON_PCIMAP_PCIMAP_LO1_SHIFT 6
  182. #define LOONGSON_PCIMAP_PCIMAP_LO2 0x0003f000
  183. #define LOONGSON_PCIMAP_PCIMAP_LO2_SHIFT 12
  184. #define LOONGSON_PCIMAP_PCIMAP_2 0x00040000
  185. #define LOONGSON_PCIMAP_WIN(WIN, ADDR) \
  186. ((((ADDR)>>26) & LOONGSON_PCIMAP_PCIMAP_LO0) << ((WIN)*6))
  187. #ifdef CONFIG_CPU_SUPPORTS_CPUFREQ
  188. #include <linux/cpufreq.h>
  189. extern struct cpufreq_frequency_table loongson2_clockmod_table[];
  190. extern int loongson2_cpu_set_rate(unsigned long rate_khz);
  191. #endif
  192. /*
  193. * address windows configuration module
  194. *
  195. * loongson2e do not have this module
  196. */
  197. #ifdef CONFIG_CPU_SUPPORTS_ADDRWINCFG
  198. /* address window config module base address */
  199. #define LOONGSON_ADDRWINCFG_BASE 0x3ff00000ul
  200. #define LOONGSON_ADDRWINCFG_SIZE 0x180
  201. extern unsigned long _loongson_addrwincfg_base;
  202. #define LOONGSON_ADDRWINCFG(offset) \
  203. (*(volatile u64 *)(_loongson_addrwincfg_base + (offset)))
  204. #define CPU_WIN0_BASE LOONGSON_ADDRWINCFG(0x00)
  205. #define CPU_WIN1_BASE LOONGSON_ADDRWINCFG(0x08)
  206. #define CPU_WIN2_BASE LOONGSON_ADDRWINCFG(0x10)
  207. #define CPU_WIN3_BASE LOONGSON_ADDRWINCFG(0x18)
  208. #define CPU_WIN0_MASK LOONGSON_ADDRWINCFG(0x20)
  209. #define CPU_WIN1_MASK LOONGSON_ADDRWINCFG(0x28)
  210. #define CPU_WIN2_MASK LOONGSON_ADDRWINCFG(0x30)
  211. #define CPU_WIN3_MASK LOONGSON_ADDRWINCFG(0x38)
  212. #define CPU_WIN0_MMAP LOONGSON_ADDRWINCFG(0x40)
  213. #define CPU_WIN1_MMAP LOONGSON_ADDRWINCFG(0x48)
  214. #define CPU_WIN2_MMAP LOONGSON_ADDRWINCFG(0x50)
  215. #define CPU_WIN3_MMAP LOONGSON_ADDRWINCFG(0x58)
  216. #define PCIDMA_WIN0_BASE LOONGSON_ADDRWINCFG(0x60)
  217. #define PCIDMA_WIN1_BASE LOONGSON_ADDRWINCFG(0x68)
  218. #define PCIDMA_WIN2_BASE LOONGSON_ADDRWINCFG(0x70)
  219. #define PCIDMA_WIN3_BASE LOONGSON_ADDRWINCFG(0x78)
  220. #define PCIDMA_WIN0_MASK LOONGSON_ADDRWINCFG(0x80)
  221. #define PCIDMA_WIN1_MASK LOONGSON_ADDRWINCFG(0x88)
  222. #define PCIDMA_WIN2_MASK LOONGSON_ADDRWINCFG(0x90)
  223. #define PCIDMA_WIN3_MASK LOONGSON_ADDRWINCFG(0x98)
  224. #define PCIDMA_WIN0_MMAP LOONGSON_ADDRWINCFG(0xa0)
  225. #define PCIDMA_WIN1_MMAP LOONGSON_ADDRWINCFG(0xa8)
  226. #define PCIDMA_WIN2_MMAP LOONGSON_ADDRWINCFG(0xb0)
  227. #define PCIDMA_WIN3_MMAP LOONGSON_ADDRWINCFG(0xb8)
  228. #define ADDRWIN_WIN0 0
  229. #define ADDRWIN_WIN1 1
  230. #define ADDRWIN_WIN2 2
  231. #define ADDRWIN_WIN3 3
  232. #define ADDRWIN_MAP_DST_DDR 0
  233. #define ADDRWIN_MAP_DST_PCI 1
  234. #define ADDRWIN_MAP_DST_LIO 1
  235. /*
  236. * s: CPU, PCIDMA
  237. * d: DDR, PCI, LIO
  238. * win: 0, 1, 2, 3
  239. * src: map source
  240. * dst: map destination
  241. * size: ~mask + 1
  242. */
  243. #define LOONGSON_ADDRWIN_CFG(s, d, w, src, dst, size) do {\
  244. s##_WIN##w##_BASE = (src); \
  245. s##_WIN##w##_MMAP = (dst) | ADDRWIN_MAP_DST_##d; \
  246. s##_WIN##w##_MASK = ~(size-1); \
  247. } while (0)
  248. #define LOONGSON_ADDRWIN_CPUTOPCI(win, src, dst, size) \
  249. LOONGSON_ADDRWIN_CFG(CPU, PCI, win, src, dst, size)
  250. #define LOONGSON_ADDRWIN_CPUTODDR(win, src, dst, size) \
  251. LOONGSON_ADDRWIN_CFG(CPU, DDR, win, src, dst, size)
  252. #define LOONGSON_ADDRWIN_PCITODDR(win, src, dst, size) \
  253. LOONGSON_ADDRWIN_CFG(PCIDMA, DDR, win, src, dst, size)
  254. #endif /* ! CONFIG_CPU_SUPPORTS_ADDRWINCFG */
  255. #endif /* __ASM_MACH_LOONGSON2EF_LOONGSON_H */