cpu-feature-overrides.h 2.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2004 Cavium Networks
  7. */
  8. #ifndef __ASM_MACH_CAVIUM_OCTEON_CPU_FEATURE_OVERRIDES_H
  9. #define __ASM_MACH_CAVIUM_OCTEON_CPU_FEATURE_OVERRIDES_H
  10. #include <linux/types.h>
  11. #include <asm/mipsregs.h>
  12. /*
  13. * Cavium Octeons are MIPS64v2 processors
  14. */
  15. #define cpu_dcache_line_size() 128
  16. #define cpu_icache_line_size() 128
  17. #define cpu_has_4kex 1
  18. #define cpu_has_3k_cache 0
  19. #define cpu_has_4k_cache 0
  20. #define cpu_has_counter 1
  21. #define cpu_has_watch 1
  22. #define cpu_has_divec 1
  23. #define cpu_has_vce 0
  24. #define cpu_has_cache_cdex_p 0
  25. #define cpu_has_cache_cdex_s 0
  26. #define cpu_has_prefetch 1
  27. #define cpu_has_llsc 1
  28. /*
  29. * We Disable LL/SC on non SMP systems as it is faster to disable
  30. * interrupts for atomic access than a LL/SC.
  31. */
  32. #ifdef CONFIG_SMP
  33. # define kernel_uses_llsc 1
  34. #else
  35. # define kernel_uses_llsc 0
  36. #endif
  37. #define cpu_has_vtag_icache 1
  38. #define cpu_has_dc_aliases 0
  39. #define cpu_has_ic_fills_f_dc 0
  40. #define cpu_has_64bits 1
  41. #define cpu_has_octeon_cache 1
  42. #define cpu_has_mips32r1 1
  43. #define cpu_has_mips32r2 1
  44. #define cpu_has_mips64r1 1
  45. #define cpu_has_mips64r2 1
  46. #define cpu_has_dsp 0
  47. #define cpu_has_dsp2 0
  48. #define cpu_has_mipsmt 0
  49. #define cpu_has_vint 0
  50. #define cpu_has_veic 0
  51. #define cpu_hwrena_impl_bits (MIPS_HWRENA_IMPL1 | MIPS_HWRENA_IMPL2)
  52. #define cpu_has_wsbh 1
  53. #define cpu_has_rixi (cpu_data[0].cputype != CPU_CAVIUM_OCTEON)
  54. #define ARCH_HAS_SPINLOCK_PREFETCH 1
  55. #define spin_lock_prefetch(x) prefetch(x)
  56. #define PREFETCH_STRIDE 128
  57. #ifdef __OCTEON__
  58. /*
  59. * All gcc versions that have OCTEON support define __OCTEON__ and have the
  60. * __builtin_popcount support.
  61. */
  62. #define ARCH_HAS_USABLE_BUILTIN_POPCOUNT 1
  63. #endif
  64. /*
  65. * The last 256MB are reserved for device to device mappings and the
  66. * BAR1 hole.
  67. */
  68. #define MAX_DMA32_PFN (((1ULL << 32) - (1ULL << 28)) >> PAGE_SHIFT)
  69. #endif