kvm_host.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
  7. * Authors: Sanjay Lal <[email protected]>
  8. */
  9. #ifndef __MIPS_KVM_HOST_H__
  10. #define __MIPS_KVM_HOST_H__
  11. #include <linux/cpumask.h>
  12. #include <linux/mutex.h>
  13. #include <linux/hrtimer.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/types.h>
  16. #include <linux/kvm.h>
  17. #include <linux/kvm_types.h>
  18. #include <linux/threads.h>
  19. #include <linux/spinlock.h>
  20. #include <asm/asm.h>
  21. #include <asm/inst.h>
  22. #include <asm/mipsregs.h>
  23. #include <kvm/iodev.h>
  24. /* MIPS KVM register ids */
  25. #define MIPS_CP0_32(_R, _S) \
  26. (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
  27. #define MIPS_CP0_64(_R, _S) \
  28. (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
  29. #define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
  30. #define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
  31. #define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
  32. #define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
  33. #define KVM_REG_MIPS_CP0_CONTEXTCONFIG MIPS_CP0_32(4, 1)
  34. #define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
  35. #define KVM_REG_MIPS_CP0_XCONTEXTCONFIG MIPS_CP0_64(4, 3)
  36. #define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
  37. #define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
  38. #define KVM_REG_MIPS_CP0_SEGCTL0 MIPS_CP0_64(5, 2)
  39. #define KVM_REG_MIPS_CP0_SEGCTL1 MIPS_CP0_64(5, 3)
  40. #define KVM_REG_MIPS_CP0_SEGCTL2 MIPS_CP0_64(5, 4)
  41. #define KVM_REG_MIPS_CP0_PWBASE MIPS_CP0_64(5, 5)
  42. #define KVM_REG_MIPS_CP0_PWFIELD MIPS_CP0_64(5, 6)
  43. #define KVM_REG_MIPS_CP0_PWSIZE MIPS_CP0_64(5, 7)
  44. #define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
  45. #define KVM_REG_MIPS_CP0_PWCTL MIPS_CP0_32(6, 6)
  46. #define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
  47. #define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
  48. #define KVM_REG_MIPS_CP0_BADINSTR MIPS_CP0_32(8, 1)
  49. #define KVM_REG_MIPS_CP0_BADINSTRP MIPS_CP0_32(8, 2)
  50. #define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
  51. #define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
  52. #define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
  53. #define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
  54. #define KVM_REG_MIPS_CP0_INTCTL MIPS_CP0_32(12, 1)
  55. #define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
  56. #define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
  57. #define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
  58. #define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
  59. #define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
  60. #define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
  61. #define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
  62. #define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
  63. #define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
  64. #define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
  65. #define KVM_REG_MIPS_CP0_CONFIG6 MIPS_CP0_32(16, 6)
  66. #define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
  67. #define KVM_REG_MIPS_CP0_MAARI MIPS_CP0_64(17, 2)
  68. #define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
  69. #define KVM_REG_MIPS_CP0_DIAG MIPS_CP0_32(22, 0)
  70. #define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
  71. #define KVM_REG_MIPS_CP0_KSCRATCH1 MIPS_CP0_64(31, 2)
  72. #define KVM_REG_MIPS_CP0_KSCRATCH2 MIPS_CP0_64(31, 3)
  73. #define KVM_REG_MIPS_CP0_KSCRATCH3 MIPS_CP0_64(31, 4)
  74. #define KVM_REG_MIPS_CP0_KSCRATCH4 MIPS_CP0_64(31, 5)
  75. #define KVM_REG_MIPS_CP0_KSCRATCH5 MIPS_CP0_64(31, 6)
  76. #define KVM_REG_MIPS_CP0_KSCRATCH6 MIPS_CP0_64(31, 7)
  77. #define KVM_MAX_VCPUS 16
  78. #define KVM_HALT_POLL_NS_DEFAULT 500000
  79. extern unsigned long GUESTID_MASK;
  80. extern unsigned long GUESTID_FIRST_VERSION;
  81. extern unsigned long GUESTID_VERSION_MASK;
  82. #define KVM_INVALID_ADDR 0xdeadbeef
  83. /*
  84. * EVA has overlapping user & kernel address spaces, so user VAs may be >
  85. * PAGE_OFFSET. For this reason we can't use the default KVM_HVA_ERR_BAD of
  86. * PAGE_OFFSET.
  87. */
  88. #define KVM_HVA_ERR_BAD (-1UL)
  89. #define KVM_HVA_ERR_RO_BAD (-2UL)
  90. static inline bool kvm_is_error_hva(unsigned long addr)
  91. {
  92. return IS_ERR_VALUE(addr);
  93. }
  94. struct kvm_vm_stat {
  95. struct kvm_vm_stat_generic generic;
  96. };
  97. struct kvm_vcpu_stat {
  98. struct kvm_vcpu_stat_generic generic;
  99. u64 wait_exits;
  100. u64 cache_exits;
  101. u64 signal_exits;
  102. u64 int_exits;
  103. u64 cop_unusable_exits;
  104. u64 tlbmod_exits;
  105. u64 tlbmiss_ld_exits;
  106. u64 tlbmiss_st_exits;
  107. u64 addrerr_st_exits;
  108. u64 addrerr_ld_exits;
  109. u64 syscall_exits;
  110. u64 resvd_inst_exits;
  111. u64 break_inst_exits;
  112. u64 trap_inst_exits;
  113. u64 msa_fpe_exits;
  114. u64 fpe_exits;
  115. u64 msa_disabled_exits;
  116. u64 flush_dcache_exits;
  117. u64 vz_gpsi_exits;
  118. u64 vz_gsfc_exits;
  119. u64 vz_hc_exits;
  120. u64 vz_grr_exits;
  121. u64 vz_gva_exits;
  122. u64 vz_ghfc_exits;
  123. u64 vz_gpa_exits;
  124. u64 vz_resvd_exits;
  125. #ifdef CONFIG_CPU_LOONGSON64
  126. u64 vz_cpucfg_exits;
  127. #endif
  128. };
  129. struct kvm_arch_memory_slot {
  130. };
  131. #ifdef CONFIG_CPU_LOONGSON64
  132. struct ipi_state {
  133. uint32_t status;
  134. uint32_t en;
  135. uint32_t set;
  136. uint32_t clear;
  137. uint64_t buf[4];
  138. };
  139. struct loongson_kvm_ipi;
  140. struct ipi_io_device {
  141. int node_id;
  142. struct loongson_kvm_ipi *ipi;
  143. struct kvm_io_device device;
  144. };
  145. struct loongson_kvm_ipi {
  146. spinlock_t lock;
  147. struct kvm *kvm;
  148. struct ipi_state ipistate[16];
  149. struct ipi_io_device dev_ipi[4];
  150. };
  151. #endif
  152. struct kvm_arch {
  153. /* Guest physical mm */
  154. struct mm_struct gpa_mm;
  155. /* Mask of CPUs needing GPA ASID flush */
  156. cpumask_t asid_flush_mask;
  157. #ifdef CONFIG_CPU_LOONGSON64
  158. struct loongson_kvm_ipi ipi;
  159. #endif
  160. };
  161. #define N_MIPS_COPROC_REGS 32
  162. #define N_MIPS_COPROC_SEL 8
  163. struct mips_coproc {
  164. unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
  165. #ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
  166. unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
  167. #endif
  168. };
  169. /*
  170. * Coprocessor 0 register names
  171. */
  172. #define MIPS_CP0_TLB_INDEX 0
  173. #define MIPS_CP0_TLB_RANDOM 1
  174. #define MIPS_CP0_TLB_LOW 2
  175. #define MIPS_CP0_TLB_LO0 2
  176. #define MIPS_CP0_TLB_LO1 3
  177. #define MIPS_CP0_TLB_CONTEXT 4
  178. #define MIPS_CP0_TLB_PG_MASK 5
  179. #define MIPS_CP0_TLB_WIRED 6
  180. #define MIPS_CP0_HWRENA 7
  181. #define MIPS_CP0_BAD_VADDR 8
  182. #define MIPS_CP0_COUNT 9
  183. #define MIPS_CP0_TLB_HI 10
  184. #define MIPS_CP0_COMPARE 11
  185. #define MIPS_CP0_STATUS 12
  186. #define MIPS_CP0_CAUSE 13
  187. #define MIPS_CP0_EXC_PC 14
  188. #define MIPS_CP0_PRID 15
  189. #define MIPS_CP0_CONFIG 16
  190. #define MIPS_CP0_LLADDR 17
  191. #define MIPS_CP0_WATCH_LO 18
  192. #define MIPS_CP0_WATCH_HI 19
  193. #define MIPS_CP0_TLB_XCONTEXT 20
  194. #define MIPS_CP0_DIAG 22
  195. #define MIPS_CP0_ECC 26
  196. #define MIPS_CP0_CACHE_ERR 27
  197. #define MIPS_CP0_TAG_LO 28
  198. #define MIPS_CP0_TAG_HI 29
  199. #define MIPS_CP0_ERROR_PC 30
  200. #define MIPS_CP0_DEBUG 23
  201. #define MIPS_CP0_DEPC 24
  202. #define MIPS_CP0_PERFCNT 25
  203. #define MIPS_CP0_ERRCTL 26
  204. #define MIPS_CP0_DATA_LO 28
  205. #define MIPS_CP0_DATA_HI 29
  206. #define MIPS_CP0_DESAVE 31
  207. #define MIPS_CP0_CONFIG_SEL 0
  208. #define MIPS_CP0_CONFIG1_SEL 1
  209. #define MIPS_CP0_CONFIG2_SEL 2
  210. #define MIPS_CP0_CONFIG3_SEL 3
  211. #define MIPS_CP0_CONFIG4_SEL 4
  212. #define MIPS_CP0_CONFIG5_SEL 5
  213. #define MIPS_CP0_GUESTCTL2 10
  214. #define MIPS_CP0_GUESTCTL2_SEL 5
  215. #define MIPS_CP0_GTOFFSET 12
  216. #define MIPS_CP0_GTOFFSET_SEL 7
  217. /* Resume Flags */
  218. #define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
  219. #define RESUME_FLAG_HOST (1<<1) /* Resume host? */
  220. #define RESUME_GUEST 0
  221. #define RESUME_GUEST_DR RESUME_FLAG_DR
  222. #define RESUME_HOST RESUME_FLAG_HOST
  223. enum emulation_result {
  224. EMULATE_DONE, /* no further processing */
  225. EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
  226. EMULATE_FAIL, /* can't emulate this instruction */
  227. EMULATE_WAIT, /* WAIT instruction */
  228. EMULATE_PRIV_FAIL,
  229. EMULATE_EXCEPT, /* A guest exception has been generated */
  230. EMULATE_HYPERCALL, /* HYPCALL instruction */
  231. };
  232. #if defined(CONFIG_64BIT)
  233. #define VPN2_MASK GENMASK(cpu_vmbits - 1, 13)
  234. #else
  235. #define VPN2_MASK 0xffffe000
  236. #endif
  237. #define KVM_ENTRYHI_ASID cpu_asid_mask(&boot_cpu_data)
  238. #define TLB_IS_GLOBAL(x) ((x).tlb_lo[0] & (x).tlb_lo[1] & ENTRYLO_G)
  239. #define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
  240. #define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID)
  241. #define TLB_LO_IDX(x, va) (((va) >> PAGE_SHIFT) & 1)
  242. #define TLB_IS_VALID(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_V)
  243. #define TLB_IS_DIRTY(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_D)
  244. #define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
  245. ((y) & VPN2_MASK & ~(x).tlb_mask))
  246. #define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
  247. TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))
  248. struct kvm_mips_tlb {
  249. long tlb_mask;
  250. long tlb_hi;
  251. long tlb_lo[2];
  252. };
  253. #define KVM_MIPS_AUX_FPU 0x1
  254. #define KVM_MIPS_AUX_MSA 0x2
  255. struct kvm_vcpu_arch {
  256. void *guest_ebase;
  257. int (*vcpu_run)(struct kvm_vcpu *vcpu);
  258. /* Host registers preserved across guest mode execution */
  259. unsigned long host_stack;
  260. unsigned long host_gp;
  261. unsigned long host_pgd;
  262. unsigned long host_entryhi;
  263. /* Host CP0 registers used when handling exits from guest */
  264. unsigned long host_cp0_badvaddr;
  265. unsigned long host_cp0_epc;
  266. u32 host_cp0_cause;
  267. u32 host_cp0_guestctl0;
  268. u32 host_cp0_badinstr;
  269. u32 host_cp0_badinstrp;
  270. /* GPRS */
  271. unsigned long gprs[32];
  272. unsigned long hi;
  273. unsigned long lo;
  274. unsigned long pc;
  275. /* FPU State */
  276. struct mips_fpu_struct fpu;
  277. /* Which auxiliary state is loaded (KVM_MIPS_AUX_*) */
  278. unsigned int aux_inuse;
  279. /* COP0 State */
  280. struct mips_coproc cop0;
  281. /* Resume PC after MMIO completion */
  282. unsigned long io_pc;
  283. /* GPR used as IO source/target */
  284. u32 io_gpr;
  285. struct hrtimer comparecount_timer;
  286. /* Count timer control KVM register */
  287. u32 count_ctl;
  288. /* Count bias from the raw time */
  289. u32 count_bias;
  290. /* Frequency of timer in Hz */
  291. u32 count_hz;
  292. /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
  293. s64 count_dyn_bias;
  294. /* Resume time */
  295. ktime_t count_resume;
  296. /* Period of timer tick in ns */
  297. u64 count_period;
  298. /* Bitmask of exceptions that are pending */
  299. unsigned long pending_exceptions;
  300. /* Bitmask of pending exceptions to be cleared */
  301. unsigned long pending_exceptions_clr;
  302. /* Cache some mmu pages needed inside spinlock regions */
  303. struct kvm_mmu_memory_cache mmu_page_cache;
  304. /* vcpu's vzguestid is different on each host cpu in an smp system */
  305. u32 vzguestid[NR_CPUS];
  306. /* wired guest TLB entries */
  307. struct kvm_mips_tlb *wired_tlb;
  308. unsigned int wired_tlb_limit;
  309. unsigned int wired_tlb_used;
  310. /* emulated guest MAAR registers */
  311. unsigned long maar[6];
  312. /* Last CPU the VCPU state was loaded on */
  313. int last_sched_cpu;
  314. /* Last CPU the VCPU actually executed guest code on */
  315. int last_exec_cpu;
  316. /* WAIT executed */
  317. int wait;
  318. u8 fpu_enabled;
  319. u8 msa_enabled;
  320. };
  321. static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
  322. unsigned long val)
  323. {
  324. unsigned long temp;
  325. do {
  326. __asm__ __volatile__(
  327. " .set push \n"
  328. " .set "MIPS_ISA_ARCH_LEVEL" \n"
  329. " "__stringify(LONG_LL) " %0, %1 \n"
  330. " or %0, %2 \n"
  331. " "__stringify(LONG_SC) " %0, %1 \n"
  332. " .set pop \n"
  333. : "=&r" (temp), "+m" (*reg)
  334. : "r" (val));
  335. } while (unlikely(!temp));
  336. }
  337. static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
  338. unsigned long val)
  339. {
  340. unsigned long temp;
  341. do {
  342. __asm__ __volatile__(
  343. " .set push \n"
  344. " .set "MIPS_ISA_ARCH_LEVEL" \n"
  345. " "__stringify(LONG_LL) " %0, %1 \n"
  346. " and %0, %2 \n"
  347. " "__stringify(LONG_SC) " %0, %1 \n"
  348. " .set pop \n"
  349. : "=&r" (temp), "+m" (*reg)
  350. : "r" (~val));
  351. } while (unlikely(!temp));
  352. }
  353. static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
  354. unsigned long change,
  355. unsigned long val)
  356. {
  357. unsigned long temp;
  358. do {
  359. __asm__ __volatile__(
  360. " .set push \n"
  361. " .set "MIPS_ISA_ARCH_LEVEL" \n"
  362. " "__stringify(LONG_LL) " %0, %1 \n"
  363. " and %0, %2 \n"
  364. " or %0, %3 \n"
  365. " "__stringify(LONG_SC) " %0, %1 \n"
  366. " .set pop \n"
  367. : "=&r" (temp), "+m" (*reg)
  368. : "r" (~change), "r" (val & change));
  369. } while (unlikely(!temp));
  370. }
  371. /* Guest register types, used in accessor build below */
  372. #define __KVMT32 u32
  373. #define __KVMTl unsigned long
  374. /*
  375. * __BUILD_KVM_$ops_SAVED(): kvm_$op_sw_gc0_$reg()
  376. * These operate on the saved guest C0 state in RAM.
  377. */
  378. /* Generate saved context simple accessors */
  379. #define __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
  380. static inline __KVMT##type kvm_read_sw_gc0_##name(struct mips_coproc *cop0) \
  381. { \
  382. return cop0->reg[(_reg)][(sel)]; \
  383. } \
  384. static inline void kvm_write_sw_gc0_##name(struct mips_coproc *cop0, \
  385. __KVMT##type val) \
  386. { \
  387. cop0->reg[(_reg)][(sel)] = val; \
  388. }
  389. /* Generate saved context bitwise modifiers */
  390. #define __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
  391. static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
  392. __KVMT##type val) \
  393. { \
  394. cop0->reg[(_reg)][(sel)] |= val; \
  395. } \
  396. static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
  397. __KVMT##type val) \
  398. { \
  399. cop0->reg[(_reg)][(sel)] &= ~val; \
  400. } \
  401. static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
  402. __KVMT##type mask, \
  403. __KVMT##type val) \
  404. { \
  405. unsigned long _mask = mask; \
  406. cop0->reg[(_reg)][(sel)] &= ~_mask; \
  407. cop0->reg[(_reg)][(sel)] |= val & _mask; \
  408. }
  409. /* Generate saved context atomic bitwise modifiers */
  410. #define __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
  411. static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
  412. __KVMT##type val) \
  413. { \
  414. _kvm_atomic_set_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
  415. } \
  416. static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
  417. __KVMT##type val) \
  418. { \
  419. _kvm_atomic_clear_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
  420. } \
  421. static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
  422. __KVMT##type mask, \
  423. __KVMT##type val) \
  424. { \
  425. _kvm_atomic_change_c0_guest_reg(&cop0->reg[(_reg)][(sel)], mask, \
  426. val); \
  427. }
  428. /*
  429. * __BUILD_KVM_$ops_VZ(): kvm_$op_vz_gc0_$reg()
  430. * These operate on the VZ guest C0 context in hardware.
  431. */
  432. /* Generate VZ guest context simple accessors */
  433. #define __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
  434. static inline __KVMT##type kvm_read_vz_gc0_##name(struct mips_coproc *cop0) \
  435. { \
  436. return read_gc0_##name(); \
  437. } \
  438. static inline void kvm_write_vz_gc0_##name(struct mips_coproc *cop0, \
  439. __KVMT##type val) \
  440. { \
  441. write_gc0_##name(val); \
  442. }
  443. /* Generate VZ guest context bitwise modifiers */
  444. #define __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
  445. static inline void kvm_set_vz_gc0_##name(struct mips_coproc *cop0, \
  446. __KVMT##type val) \
  447. { \
  448. set_gc0_##name(val); \
  449. } \
  450. static inline void kvm_clear_vz_gc0_##name(struct mips_coproc *cop0, \
  451. __KVMT##type val) \
  452. { \
  453. clear_gc0_##name(val); \
  454. } \
  455. static inline void kvm_change_vz_gc0_##name(struct mips_coproc *cop0, \
  456. __KVMT##type mask, \
  457. __KVMT##type val) \
  458. { \
  459. change_gc0_##name(mask, val); \
  460. }
  461. /* Generate VZ guest context save/restore to/from saved context */
  462. #define __BUILD_KVM_SAVE_VZ(name, _reg, sel) \
  463. static inline void kvm_restore_gc0_##name(struct mips_coproc *cop0) \
  464. { \
  465. write_gc0_##name(cop0->reg[(_reg)][(sel)]); \
  466. } \
  467. static inline void kvm_save_gc0_##name(struct mips_coproc *cop0) \
  468. { \
  469. cop0->reg[(_reg)][(sel)] = read_gc0_##name(); \
  470. }
  471. /*
  472. * __BUILD_KVM_$ops_WRAP(): kvm_$op_$name1() -> kvm_$op_$name2()
  473. * These wrap a set of operations to provide them with a different name.
  474. */
  475. /* Generate simple accessor wrapper */
  476. #define __BUILD_KVM_RW_WRAP(name1, name2, type) \
  477. static inline __KVMT##type kvm_read_##name1(struct mips_coproc *cop0) \
  478. { \
  479. return kvm_read_##name2(cop0); \
  480. } \
  481. static inline void kvm_write_##name1(struct mips_coproc *cop0, \
  482. __KVMT##type val) \
  483. { \
  484. kvm_write_##name2(cop0, val); \
  485. }
  486. /* Generate bitwise modifier wrapper */
  487. #define __BUILD_KVM_SET_WRAP(name1, name2, type) \
  488. static inline void kvm_set_##name1(struct mips_coproc *cop0, \
  489. __KVMT##type val) \
  490. { \
  491. kvm_set_##name2(cop0, val); \
  492. } \
  493. static inline void kvm_clear_##name1(struct mips_coproc *cop0, \
  494. __KVMT##type val) \
  495. { \
  496. kvm_clear_##name2(cop0, val); \
  497. } \
  498. static inline void kvm_change_##name1(struct mips_coproc *cop0, \
  499. __KVMT##type mask, \
  500. __KVMT##type val) \
  501. { \
  502. kvm_change_##name2(cop0, mask, val); \
  503. }
  504. /*
  505. * __BUILD_KVM_$ops_SW(): kvm_$op_c0_guest_$reg() -> kvm_$op_sw_gc0_$reg()
  506. * These generate accessors operating on the saved context in RAM, and wrap them
  507. * with the common guest C0 accessors (for use by common emulation code).
  508. */
  509. #define __BUILD_KVM_RW_SW(name, type, _reg, sel) \
  510. __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
  511. __BUILD_KVM_RW_WRAP(c0_guest_##name, sw_gc0_##name, type)
  512. #define __BUILD_KVM_SET_SW(name, type, _reg, sel) \
  513. __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
  514. __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
  515. #define __BUILD_KVM_ATOMIC_SW(name, type, _reg, sel) \
  516. __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
  517. __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
  518. /*
  519. * VZ (hardware assisted virtualisation)
  520. * These macros use the active guest state in VZ mode (hardware registers),
  521. */
  522. /*
  523. * __BUILD_KVM_$ops_HW(): kvm_$op_c0_guest_$reg() -> kvm_$op_vz_gc0_$reg()
  524. * These generate accessors operating on the VZ guest context in hardware, and
  525. * wrap them with the common guest C0 accessors (for use by common emulation
  526. * code).
  527. *
  528. * Accessors operating on the saved context in RAM are also generated to allow
  529. * convenient explicit saving and restoring of the state.
  530. */
  531. #define __BUILD_KVM_RW_HW(name, type, _reg, sel) \
  532. __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
  533. __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
  534. __BUILD_KVM_RW_WRAP(c0_guest_##name, vz_gc0_##name, type) \
  535. __BUILD_KVM_SAVE_VZ(name, _reg, sel)
  536. #define __BUILD_KVM_SET_HW(name, type, _reg, sel) \
  537. __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
  538. __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
  539. __BUILD_KVM_SET_WRAP(c0_guest_##name, vz_gc0_##name, type)
  540. /*
  541. * We can't do atomic modifications of COP0 state if hardware can modify it.
  542. * Races must be handled explicitly.
  543. */
  544. #define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_SET_HW
  545. /*
  546. * Define accessors for CP0 registers that are accessible to the guest. These
  547. * are primarily used by common emulation code, which may need to access the
  548. * registers differently depending on the implementation.
  549. *
  550. * fns_hw/sw name type reg num select
  551. */
  552. __BUILD_KVM_RW_HW(index, 32, MIPS_CP0_TLB_INDEX, 0)
  553. __BUILD_KVM_RW_HW(entrylo0, l, MIPS_CP0_TLB_LO0, 0)
  554. __BUILD_KVM_RW_HW(entrylo1, l, MIPS_CP0_TLB_LO1, 0)
  555. __BUILD_KVM_RW_HW(context, l, MIPS_CP0_TLB_CONTEXT, 0)
  556. __BUILD_KVM_RW_HW(contextconfig, 32, MIPS_CP0_TLB_CONTEXT, 1)
  557. __BUILD_KVM_RW_HW(userlocal, l, MIPS_CP0_TLB_CONTEXT, 2)
  558. __BUILD_KVM_RW_HW(xcontextconfig, l, MIPS_CP0_TLB_CONTEXT, 3)
  559. __BUILD_KVM_RW_HW(pagemask, l, MIPS_CP0_TLB_PG_MASK, 0)
  560. __BUILD_KVM_RW_HW(pagegrain, 32, MIPS_CP0_TLB_PG_MASK, 1)
  561. __BUILD_KVM_RW_HW(segctl0, l, MIPS_CP0_TLB_PG_MASK, 2)
  562. __BUILD_KVM_RW_HW(segctl1, l, MIPS_CP0_TLB_PG_MASK, 3)
  563. __BUILD_KVM_RW_HW(segctl2, l, MIPS_CP0_TLB_PG_MASK, 4)
  564. __BUILD_KVM_RW_HW(pwbase, l, MIPS_CP0_TLB_PG_MASK, 5)
  565. __BUILD_KVM_RW_HW(pwfield, l, MIPS_CP0_TLB_PG_MASK, 6)
  566. __BUILD_KVM_RW_HW(pwsize, l, MIPS_CP0_TLB_PG_MASK, 7)
  567. __BUILD_KVM_RW_HW(wired, 32, MIPS_CP0_TLB_WIRED, 0)
  568. __BUILD_KVM_RW_HW(pwctl, 32, MIPS_CP0_TLB_WIRED, 6)
  569. __BUILD_KVM_RW_HW(hwrena, 32, MIPS_CP0_HWRENA, 0)
  570. __BUILD_KVM_RW_HW(badvaddr, l, MIPS_CP0_BAD_VADDR, 0)
  571. __BUILD_KVM_RW_HW(badinstr, 32, MIPS_CP0_BAD_VADDR, 1)
  572. __BUILD_KVM_RW_HW(badinstrp, 32, MIPS_CP0_BAD_VADDR, 2)
  573. __BUILD_KVM_RW_SW(count, 32, MIPS_CP0_COUNT, 0)
  574. __BUILD_KVM_RW_HW(entryhi, l, MIPS_CP0_TLB_HI, 0)
  575. __BUILD_KVM_RW_HW(compare, 32, MIPS_CP0_COMPARE, 0)
  576. __BUILD_KVM_RW_HW(status, 32, MIPS_CP0_STATUS, 0)
  577. __BUILD_KVM_RW_HW(intctl, 32, MIPS_CP0_STATUS, 1)
  578. __BUILD_KVM_RW_HW(cause, 32, MIPS_CP0_CAUSE, 0)
  579. __BUILD_KVM_RW_HW(epc, l, MIPS_CP0_EXC_PC, 0)
  580. __BUILD_KVM_RW_SW(prid, 32, MIPS_CP0_PRID, 0)
  581. __BUILD_KVM_RW_HW(ebase, l, MIPS_CP0_PRID, 1)
  582. __BUILD_KVM_RW_HW(config, 32, MIPS_CP0_CONFIG, 0)
  583. __BUILD_KVM_RW_HW(config1, 32, MIPS_CP0_CONFIG, 1)
  584. __BUILD_KVM_RW_HW(config2, 32, MIPS_CP0_CONFIG, 2)
  585. __BUILD_KVM_RW_HW(config3, 32, MIPS_CP0_CONFIG, 3)
  586. __BUILD_KVM_RW_HW(config4, 32, MIPS_CP0_CONFIG, 4)
  587. __BUILD_KVM_RW_HW(config5, 32, MIPS_CP0_CONFIG, 5)
  588. __BUILD_KVM_RW_HW(config6, 32, MIPS_CP0_CONFIG, 6)
  589. __BUILD_KVM_RW_HW(config7, 32, MIPS_CP0_CONFIG, 7)
  590. __BUILD_KVM_RW_SW(maari, l, MIPS_CP0_LLADDR, 2)
  591. __BUILD_KVM_RW_HW(xcontext, l, MIPS_CP0_TLB_XCONTEXT, 0)
  592. __BUILD_KVM_RW_HW(errorepc, l, MIPS_CP0_ERROR_PC, 0)
  593. __BUILD_KVM_RW_HW(kscratch1, l, MIPS_CP0_DESAVE, 2)
  594. __BUILD_KVM_RW_HW(kscratch2, l, MIPS_CP0_DESAVE, 3)
  595. __BUILD_KVM_RW_HW(kscratch3, l, MIPS_CP0_DESAVE, 4)
  596. __BUILD_KVM_RW_HW(kscratch4, l, MIPS_CP0_DESAVE, 5)
  597. __BUILD_KVM_RW_HW(kscratch5, l, MIPS_CP0_DESAVE, 6)
  598. __BUILD_KVM_RW_HW(kscratch6, l, MIPS_CP0_DESAVE, 7)
  599. /* Bitwise operations (on HW state) */
  600. __BUILD_KVM_SET_HW(status, 32, MIPS_CP0_STATUS, 0)
  601. /* Cause can be modified asynchronously from hardirq hrtimer callback */
  602. __BUILD_KVM_ATOMIC_HW(cause, 32, MIPS_CP0_CAUSE, 0)
  603. __BUILD_KVM_SET_HW(ebase, l, MIPS_CP0_PRID, 1)
  604. /* Bitwise operations (on saved state) */
  605. __BUILD_KVM_SET_SAVED(config, 32, MIPS_CP0_CONFIG, 0)
  606. __BUILD_KVM_SET_SAVED(config1, 32, MIPS_CP0_CONFIG, 1)
  607. __BUILD_KVM_SET_SAVED(config2, 32, MIPS_CP0_CONFIG, 2)
  608. __BUILD_KVM_SET_SAVED(config3, 32, MIPS_CP0_CONFIG, 3)
  609. __BUILD_KVM_SET_SAVED(config4, 32, MIPS_CP0_CONFIG, 4)
  610. __BUILD_KVM_SET_SAVED(config5, 32, MIPS_CP0_CONFIG, 5)
  611. /* Helpers */
  612. static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu)
  613. {
  614. return (!__builtin_constant_p(raw_cpu_has_fpu) || raw_cpu_has_fpu) &&
  615. vcpu->fpu_enabled;
  616. }
  617. static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu)
  618. {
  619. return kvm_mips_guest_can_have_fpu(vcpu) &&
  620. kvm_read_c0_guest_config1(&vcpu->cop0) & MIPS_CONF1_FP;
  621. }
  622. static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu)
  623. {
  624. return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) &&
  625. vcpu->msa_enabled;
  626. }
  627. static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu)
  628. {
  629. return kvm_mips_guest_can_have_msa(vcpu) &&
  630. kvm_read_c0_guest_config3(&vcpu->cop0) & MIPS_CONF3_MSA;
  631. }
  632. struct kvm_mips_callbacks {
  633. int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
  634. int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
  635. int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
  636. int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
  637. int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
  638. int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
  639. int (*handle_syscall)(struct kvm_vcpu *vcpu);
  640. int (*handle_res_inst)(struct kvm_vcpu *vcpu);
  641. int (*handle_break)(struct kvm_vcpu *vcpu);
  642. int (*handle_trap)(struct kvm_vcpu *vcpu);
  643. int (*handle_msa_fpe)(struct kvm_vcpu *vcpu);
  644. int (*handle_fpe)(struct kvm_vcpu *vcpu);
  645. int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
  646. int (*handle_guest_exit)(struct kvm_vcpu *vcpu);
  647. int (*hardware_enable)(void);
  648. void (*hardware_disable)(void);
  649. int (*check_extension)(struct kvm *kvm, long ext);
  650. int (*vcpu_init)(struct kvm_vcpu *vcpu);
  651. void (*vcpu_uninit)(struct kvm_vcpu *vcpu);
  652. int (*vcpu_setup)(struct kvm_vcpu *vcpu);
  653. void (*prepare_flush_shadow)(struct kvm *kvm);
  654. gpa_t (*gva_to_gpa)(gva_t gva);
  655. void (*queue_timer_int)(struct kvm_vcpu *vcpu);
  656. void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
  657. void (*queue_io_int)(struct kvm_vcpu *vcpu,
  658. struct kvm_mips_interrupt *irq);
  659. void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
  660. struct kvm_mips_interrupt *irq);
  661. int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
  662. u32 cause);
  663. int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
  664. u32 cause);
  665. unsigned long (*num_regs)(struct kvm_vcpu *vcpu);
  666. int (*copy_reg_indices)(struct kvm_vcpu *vcpu, u64 __user *indices);
  667. int (*get_one_reg)(struct kvm_vcpu *vcpu,
  668. const struct kvm_one_reg *reg, s64 *v);
  669. int (*set_one_reg)(struct kvm_vcpu *vcpu,
  670. const struct kvm_one_reg *reg, s64 v);
  671. int (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
  672. int (*vcpu_put)(struct kvm_vcpu *vcpu, int cpu);
  673. int (*vcpu_run)(struct kvm_vcpu *vcpu);
  674. void (*vcpu_reenter)(struct kvm_vcpu *vcpu);
  675. };
  676. extern struct kvm_mips_callbacks *kvm_mips_callbacks;
  677. int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
  678. /* Debug: dump vcpu state */
  679. int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
  680. extern int kvm_mips_handle_exit(struct kvm_vcpu *vcpu);
  681. /* Building of entry/exception code */
  682. int kvm_mips_entry_setup(void);
  683. void *kvm_mips_build_vcpu_run(void *addr);
  684. void *kvm_mips_build_tlb_refill_exception(void *addr, void *handler);
  685. void *kvm_mips_build_exception(void *addr, void *handler);
  686. void *kvm_mips_build_exit(void *addr);
  687. /* FPU/MSA context management */
  688. void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu);
  689. void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu);
  690. void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu);
  691. void __kvm_save_msa(struct kvm_vcpu_arch *vcpu);
  692. void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu);
  693. void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu);
  694. void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu);
  695. void kvm_own_fpu(struct kvm_vcpu *vcpu);
  696. void kvm_own_msa(struct kvm_vcpu *vcpu);
  697. void kvm_drop_fpu(struct kvm_vcpu *vcpu);
  698. void kvm_lose_fpu(struct kvm_vcpu *vcpu);
  699. /* TLB handling */
  700. int kvm_mips_handle_vz_root_tlb_fault(unsigned long badvaddr,
  701. struct kvm_vcpu *vcpu, bool write_fault);
  702. int kvm_vz_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi);
  703. int kvm_vz_guest_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long gva,
  704. unsigned long *gpa);
  705. void kvm_vz_local_flush_roottlb_all_guests(void);
  706. void kvm_vz_local_flush_guesttlb_all(void);
  707. void kvm_vz_save_guesttlb(struct kvm_mips_tlb *buf, unsigned int index,
  708. unsigned int count);
  709. void kvm_vz_load_guesttlb(const struct kvm_mips_tlb *buf, unsigned int index,
  710. unsigned int count);
  711. #ifdef CONFIG_CPU_LOONGSON64
  712. void kvm_loongson_clear_guest_vtlb(void);
  713. void kvm_loongson_clear_guest_ftlb(void);
  714. #endif
  715. /* MMU handling */
  716. bool kvm_mips_flush_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
  717. int kvm_mips_mkclean_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
  718. pgd_t *kvm_pgd_alloc(void);
  719. void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu);
  720. #define KVM_ARCH_WANT_MMU_NOTIFIER
  721. /* Emulation */
  722. enum emulation_result update_pc(struct kvm_vcpu *vcpu, u32 cause);
  723. int kvm_get_badinstr(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
  724. int kvm_get_badinstrp(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
  725. /**
  726. * kvm_is_ifetch_fault() - Find whether a TLBL exception is due to ifetch fault.
  727. * @vcpu: Virtual CPU.
  728. *
  729. * Returns: Whether the TLBL exception was likely due to an instruction
  730. * fetch fault rather than a data load fault.
  731. */
  732. static inline bool kvm_is_ifetch_fault(struct kvm_vcpu_arch *vcpu)
  733. {
  734. unsigned long badvaddr = vcpu->host_cp0_badvaddr;
  735. unsigned long epc = msk_isa16_mode(vcpu->pc);
  736. u32 cause = vcpu->host_cp0_cause;
  737. if (epc == badvaddr)
  738. return true;
  739. /*
  740. * Branches may be 32-bit or 16-bit instructions.
  741. * This isn't exact, but we don't really support MIPS16 or microMIPS yet
  742. * in KVM anyway.
  743. */
  744. if ((cause & CAUSEF_BD) && badvaddr - epc <= 4)
  745. return true;
  746. return false;
  747. }
  748. extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu);
  749. u32 kvm_mips_read_count(struct kvm_vcpu *vcpu);
  750. void kvm_mips_write_count(struct kvm_vcpu *vcpu, u32 count);
  751. void kvm_mips_write_compare(struct kvm_vcpu *vcpu, u32 compare, bool ack);
  752. void kvm_mips_init_count(struct kvm_vcpu *vcpu, unsigned long count_hz);
  753. int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
  754. int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
  755. int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
  756. void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
  757. void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
  758. enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
  759. /* fairly internal functions requiring some care to use */
  760. int kvm_mips_count_disabled(struct kvm_vcpu *vcpu);
  761. ktime_t kvm_mips_freeze_hrtimer(struct kvm_vcpu *vcpu, u32 *count);
  762. int kvm_mips_restore_hrtimer(struct kvm_vcpu *vcpu, ktime_t before,
  763. u32 count, int min_drift);
  764. void kvm_vz_acquire_htimer(struct kvm_vcpu *vcpu);
  765. void kvm_vz_lose_htimer(struct kvm_vcpu *vcpu);
  766. enum emulation_result kvm_mips_emulate_store(union mips_instruction inst,
  767. u32 cause,
  768. struct kvm_vcpu *vcpu);
  769. enum emulation_result kvm_mips_emulate_load(union mips_instruction inst,
  770. u32 cause,
  771. struct kvm_vcpu *vcpu);
  772. /* COP0 */
  773. enum emulation_result kvm_mips_emul_wait(struct kvm_vcpu *vcpu);
  774. /* Hypercalls (hypcall.c) */
  775. enum emulation_result kvm_mips_emul_hypcall(struct kvm_vcpu *vcpu,
  776. union mips_instruction inst);
  777. int kvm_mips_handle_hypcall(struct kvm_vcpu *vcpu);
  778. /* Misc */
  779. extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
  780. extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
  781. extern int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  782. struct kvm_mips_interrupt *irq);
  783. static inline void kvm_arch_hardware_unsetup(void) {}
  784. static inline void kvm_arch_sync_events(struct kvm *kvm) {}
  785. static inline void kvm_arch_free_memslot(struct kvm *kvm,
  786. struct kvm_memory_slot *slot) {}
  787. static inline void kvm_arch_memslots_updated(struct kvm *kvm, u64 gen) {}
  788. static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
  789. static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
  790. static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
  791. #define __KVM_HAVE_ARCH_FLUSH_REMOTE_TLB
  792. int kvm_arch_flush_remote_tlb(struct kvm *kvm);
  793. #endif /* __MIPS_KVM_HOST_H__ */