clk.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2008 Maxime Bizon <[email protected]>
  7. */
  8. #include <linux/init.h>
  9. #include <linux/export.h>
  10. #include <linux/mutex.h>
  11. #include <linux/err.h>
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/delay.h>
  15. #include <bcm63xx_cpu.h>
  16. #include <bcm63xx_io.h>
  17. #include <bcm63xx_regs.h>
  18. #include <bcm63xx_reset.h>
  19. struct clk {
  20. void (*set)(struct clk *, int);
  21. unsigned int rate;
  22. unsigned int usage;
  23. int id;
  24. };
  25. static DEFINE_MUTEX(clocks_mutex);
  26. static void clk_enable_unlocked(struct clk *clk)
  27. {
  28. if (clk->set && (clk->usage++) == 0)
  29. clk->set(clk, 1);
  30. }
  31. static void clk_disable_unlocked(struct clk *clk)
  32. {
  33. if (clk->set && (--clk->usage) == 0)
  34. clk->set(clk, 0);
  35. }
  36. static void bcm_hwclock_set(u32 mask, int enable)
  37. {
  38. u32 reg;
  39. reg = bcm_perf_readl(PERF_CKCTL_REG);
  40. if (enable)
  41. reg |= mask;
  42. else
  43. reg &= ~mask;
  44. bcm_perf_writel(reg, PERF_CKCTL_REG);
  45. }
  46. /*
  47. * Ethernet MAC "misc" clock: dma clocks and main clock on 6348
  48. */
  49. static void enet_misc_set(struct clk *clk, int enable)
  50. {
  51. u32 mask;
  52. if (BCMCPU_IS_6338())
  53. mask = CKCTL_6338_ENET_EN;
  54. else if (BCMCPU_IS_6345())
  55. mask = CKCTL_6345_ENET_EN;
  56. else if (BCMCPU_IS_6348())
  57. mask = CKCTL_6348_ENET_EN;
  58. else
  59. /* BCMCPU_IS_6358 */
  60. mask = CKCTL_6358_EMUSB_EN;
  61. bcm_hwclock_set(mask, enable);
  62. }
  63. static struct clk clk_enet_misc = {
  64. .set = enet_misc_set,
  65. };
  66. /*
  67. * Ethernet MAC clocks: only relevant on 6358, silently enable misc
  68. * clocks
  69. */
  70. static void enetx_set(struct clk *clk, int enable)
  71. {
  72. if (enable)
  73. clk_enable_unlocked(&clk_enet_misc);
  74. else
  75. clk_disable_unlocked(&clk_enet_misc);
  76. if (BCMCPU_IS_3368() || BCMCPU_IS_6358()) {
  77. u32 mask;
  78. if (clk->id == 0)
  79. mask = CKCTL_6358_ENET0_EN;
  80. else
  81. mask = CKCTL_6358_ENET1_EN;
  82. bcm_hwclock_set(mask, enable);
  83. }
  84. }
  85. static struct clk clk_enet0 = {
  86. .id = 0,
  87. .set = enetx_set,
  88. };
  89. static struct clk clk_enet1 = {
  90. .id = 1,
  91. .set = enetx_set,
  92. };
  93. /*
  94. * Ethernet PHY clock
  95. */
  96. static void ephy_set(struct clk *clk, int enable)
  97. {
  98. if (BCMCPU_IS_3368() || BCMCPU_IS_6358())
  99. bcm_hwclock_set(CKCTL_6358_EPHY_EN, enable);
  100. }
  101. static struct clk clk_ephy = {
  102. .set = ephy_set,
  103. };
  104. /*
  105. * Ethernet switch SAR clock
  106. */
  107. static void swpkt_sar_set(struct clk *clk, int enable)
  108. {
  109. if (BCMCPU_IS_6368())
  110. bcm_hwclock_set(CKCTL_6368_SWPKT_SAR_EN, enable);
  111. else
  112. return;
  113. }
  114. static struct clk clk_swpkt_sar = {
  115. .set = swpkt_sar_set,
  116. };
  117. /*
  118. * Ethernet switch USB clock
  119. */
  120. static void swpkt_usb_set(struct clk *clk, int enable)
  121. {
  122. if (BCMCPU_IS_6368())
  123. bcm_hwclock_set(CKCTL_6368_SWPKT_USB_EN, enable);
  124. else
  125. return;
  126. }
  127. static struct clk clk_swpkt_usb = {
  128. .set = swpkt_usb_set,
  129. };
  130. /*
  131. * Ethernet switch clock
  132. */
  133. static void enetsw_set(struct clk *clk, int enable)
  134. {
  135. if (BCMCPU_IS_6328()) {
  136. bcm_hwclock_set(CKCTL_6328_ROBOSW_EN, enable);
  137. } else if (BCMCPU_IS_6362()) {
  138. bcm_hwclock_set(CKCTL_6362_ROBOSW_EN, enable);
  139. } else if (BCMCPU_IS_6368()) {
  140. if (enable) {
  141. clk_enable_unlocked(&clk_swpkt_sar);
  142. clk_enable_unlocked(&clk_swpkt_usb);
  143. } else {
  144. clk_disable_unlocked(&clk_swpkt_usb);
  145. clk_disable_unlocked(&clk_swpkt_sar);
  146. }
  147. bcm_hwclock_set(CKCTL_6368_ROBOSW_EN, enable);
  148. } else {
  149. return;
  150. }
  151. if (enable) {
  152. /* reset switch core afer clock change */
  153. bcm63xx_core_set_reset(BCM63XX_RESET_ENETSW, 1);
  154. msleep(10);
  155. bcm63xx_core_set_reset(BCM63XX_RESET_ENETSW, 0);
  156. msleep(10);
  157. }
  158. }
  159. static struct clk clk_enetsw = {
  160. .set = enetsw_set,
  161. };
  162. /*
  163. * PCM clock
  164. */
  165. static void pcm_set(struct clk *clk, int enable)
  166. {
  167. if (BCMCPU_IS_3368())
  168. bcm_hwclock_set(CKCTL_3368_PCM_EN, enable);
  169. if (BCMCPU_IS_6358())
  170. bcm_hwclock_set(CKCTL_6358_PCM_EN, enable);
  171. }
  172. static struct clk clk_pcm = {
  173. .set = pcm_set,
  174. };
  175. /*
  176. * USB host clock
  177. */
  178. static void usbh_set(struct clk *clk, int enable)
  179. {
  180. if (BCMCPU_IS_6328())
  181. bcm_hwclock_set(CKCTL_6328_USBH_EN, enable);
  182. else if (BCMCPU_IS_6348())
  183. bcm_hwclock_set(CKCTL_6348_USBH_EN, enable);
  184. else if (BCMCPU_IS_6362())
  185. bcm_hwclock_set(CKCTL_6362_USBH_EN, enable);
  186. else if (BCMCPU_IS_6368())
  187. bcm_hwclock_set(CKCTL_6368_USBH_EN, enable);
  188. }
  189. static struct clk clk_usbh = {
  190. .set = usbh_set,
  191. };
  192. /*
  193. * USB device clock
  194. */
  195. static void usbd_set(struct clk *clk, int enable)
  196. {
  197. if (BCMCPU_IS_6328())
  198. bcm_hwclock_set(CKCTL_6328_USBD_EN, enable);
  199. else if (BCMCPU_IS_6362())
  200. bcm_hwclock_set(CKCTL_6362_USBD_EN, enable);
  201. else if (BCMCPU_IS_6368())
  202. bcm_hwclock_set(CKCTL_6368_USBD_EN, enable);
  203. }
  204. static struct clk clk_usbd = {
  205. .set = usbd_set,
  206. };
  207. /*
  208. * SPI clock
  209. */
  210. static void spi_set(struct clk *clk, int enable)
  211. {
  212. u32 mask;
  213. if (BCMCPU_IS_6338())
  214. mask = CKCTL_6338_SPI_EN;
  215. else if (BCMCPU_IS_6348())
  216. mask = CKCTL_6348_SPI_EN;
  217. else if (BCMCPU_IS_3368() || BCMCPU_IS_6358())
  218. mask = CKCTL_6358_SPI_EN;
  219. else if (BCMCPU_IS_6362())
  220. mask = CKCTL_6362_SPI_EN;
  221. else
  222. /* BCMCPU_IS_6368 */
  223. mask = CKCTL_6368_SPI_EN;
  224. bcm_hwclock_set(mask, enable);
  225. }
  226. static struct clk clk_spi = {
  227. .set = spi_set,
  228. };
  229. /*
  230. * HSSPI clock
  231. */
  232. static void hsspi_set(struct clk *clk, int enable)
  233. {
  234. u32 mask;
  235. if (BCMCPU_IS_6328())
  236. mask = CKCTL_6328_HSSPI_EN;
  237. else if (BCMCPU_IS_6362())
  238. mask = CKCTL_6362_HSSPI_EN;
  239. else
  240. return;
  241. bcm_hwclock_set(mask, enable);
  242. }
  243. static struct clk clk_hsspi = {
  244. .set = hsspi_set,
  245. };
  246. /*
  247. * HSSPI PLL
  248. */
  249. static struct clk clk_hsspi_pll;
  250. /*
  251. * XTM clock
  252. */
  253. static void xtm_set(struct clk *clk, int enable)
  254. {
  255. if (!BCMCPU_IS_6368())
  256. return;
  257. if (enable)
  258. clk_enable_unlocked(&clk_swpkt_sar);
  259. else
  260. clk_disable_unlocked(&clk_swpkt_sar);
  261. bcm_hwclock_set(CKCTL_6368_SAR_EN, enable);
  262. if (enable) {
  263. /* reset sar core afer clock change */
  264. bcm63xx_core_set_reset(BCM63XX_RESET_SAR, 1);
  265. mdelay(1);
  266. bcm63xx_core_set_reset(BCM63XX_RESET_SAR, 0);
  267. mdelay(1);
  268. }
  269. }
  270. static struct clk clk_xtm = {
  271. .set = xtm_set,
  272. };
  273. /*
  274. * IPsec clock
  275. */
  276. static void ipsec_set(struct clk *clk, int enable)
  277. {
  278. if (BCMCPU_IS_6362())
  279. bcm_hwclock_set(CKCTL_6362_IPSEC_EN, enable);
  280. else if (BCMCPU_IS_6368())
  281. bcm_hwclock_set(CKCTL_6368_IPSEC_EN, enable);
  282. }
  283. static struct clk clk_ipsec = {
  284. .set = ipsec_set,
  285. };
  286. /*
  287. * PCIe clock
  288. */
  289. static void pcie_set(struct clk *clk, int enable)
  290. {
  291. if (BCMCPU_IS_6328())
  292. bcm_hwclock_set(CKCTL_6328_PCIE_EN, enable);
  293. else if (BCMCPU_IS_6362())
  294. bcm_hwclock_set(CKCTL_6362_PCIE_EN, enable);
  295. }
  296. static struct clk clk_pcie = {
  297. .set = pcie_set,
  298. };
  299. /*
  300. * Internal peripheral clock
  301. */
  302. static struct clk clk_periph = {
  303. .rate = (50 * 1000 * 1000),
  304. };
  305. /*
  306. * Linux clock API implementation
  307. */
  308. int clk_enable(struct clk *clk)
  309. {
  310. if (!clk)
  311. return 0;
  312. mutex_lock(&clocks_mutex);
  313. clk_enable_unlocked(clk);
  314. mutex_unlock(&clocks_mutex);
  315. return 0;
  316. }
  317. EXPORT_SYMBOL(clk_enable);
  318. void clk_disable(struct clk *clk)
  319. {
  320. if (!clk)
  321. return;
  322. mutex_lock(&clocks_mutex);
  323. clk_disable_unlocked(clk);
  324. mutex_unlock(&clocks_mutex);
  325. }
  326. EXPORT_SYMBOL(clk_disable);
  327. struct clk *clk_get_parent(struct clk *clk)
  328. {
  329. return NULL;
  330. }
  331. EXPORT_SYMBOL(clk_get_parent);
  332. int clk_set_parent(struct clk *clk, struct clk *parent)
  333. {
  334. return 0;
  335. }
  336. EXPORT_SYMBOL(clk_set_parent);
  337. unsigned long clk_get_rate(struct clk *clk)
  338. {
  339. if (!clk)
  340. return 0;
  341. return clk->rate;
  342. }
  343. EXPORT_SYMBOL(clk_get_rate);
  344. int clk_set_rate(struct clk *clk, unsigned long rate)
  345. {
  346. return 0;
  347. }
  348. EXPORT_SYMBOL_GPL(clk_set_rate);
  349. long clk_round_rate(struct clk *clk, unsigned long rate)
  350. {
  351. return 0;
  352. }
  353. EXPORT_SYMBOL_GPL(clk_round_rate);
  354. static struct clk_lookup bcm3368_clks[] = {
  355. /* fixed rate clocks */
  356. CLKDEV_INIT(NULL, "periph", &clk_periph),
  357. CLKDEV_INIT("bcm63xx_uart.0", "refclk", &clk_periph),
  358. CLKDEV_INIT("bcm63xx_uart.1", "refclk", &clk_periph),
  359. /* gated clocks */
  360. CLKDEV_INIT(NULL, "enet0", &clk_enet0),
  361. CLKDEV_INIT(NULL, "enet1", &clk_enet1),
  362. CLKDEV_INIT(NULL, "ephy", &clk_ephy),
  363. CLKDEV_INIT(NULL, "usbh", &clk_usbh),
  364. CLKDEV_INIT(NULL, "usbd", &clk_usbd),
  365. CLKDEV_INIT(NULL, "spi", &clk_spi),
  366. CLKDEV_INIT(NULL, "pcm", &clk_pcm),
  367. CLKDEV_INIT("bcm63xx_enet.0", "enet", &clk_enet0),
  368. CLKDEV_INIT("bcm63xx_enet.1", "enet", &clk_enet1),
  369. };
  370. static struct clk_lookup bcm6328_clks[] = {
  371. /* fixed rate clocks */
  372. CLKDEV_INIT(NULL, "periph", &clk_periph),
  373. CLKDEV_INIT("bcm63xx_uart.0", "refclk", &clk_periph),
  374. CLKDEV_INIT("bcm63xx_uart.1", "refclk", &clk_periph),
  375. CLKDEV_INIT("bcm63xx-hsspi.0", "pll", &clk_hsspi_pll),
  376. /* gated clocks */
  377. CLKDEV_INIT(NULL, "enetsw", &clk_enetsw),
  378. CLKDEV_INIT(NULL, "usbh", &clk_usbh),
  379. CLKDEV_INIT(NULL, "usbd", &clk_usbd),
  380. CLKDEV_INIT(NULL, "hsspi", &clk_hsspi),
  381. CLKDEV_INIT(NULL, "pcie", &clk_pcie),
  382. };
  383. static struct clk_lookup bcm6338_clks[] = {
  384. /* fixed rate clocks */
  385. CLKDEV_INIT(NULL, "periph", &clk_periph),
  386. CLKDEV_INIT("bcm63xx_uart.0", "refclk", &clk_periph),
  387. /* gated clocks */
  388. CLKDEV_INIT(NULL, "enet0", &clk_enet0),
  389. CLKDEV_INIT(NULL, "enet1", &clk_enet1),
  390. CLKDEV_INIT(NULL, "ephy", &clk_ephy),
  391. CLKDEV_INIT(NULL, "usbh", &clk_usbh),
  392. CLKDEV_INIT(NULL, "usbd", &clk_usbd),
  393. CLKDEV_INIT(NULL, "spi", &clk_spi),
  394. CLKDEV_INIT("bcm63xx_enet.0", "enet", &clk_enet_misc),
  395. };
  396. static struct clk_lookup bcm6345_clks[] = {
  397. /* fixed rate clocks */
  398. CLKDEV_INIT(NULL, "periph", &clk_periph),
  399. CLKDEV_INIT("bcm63xx_uart.0", "refclk", &clk_periph),
  400. /* gated clocks */
  401. CLKDEV_INIT(NULL, "enet0", &clk_enet0),
  402. CLKDEV_INIT(NULL, "enet1", &clk_enet1),
  403. CLKDEV_INIT(NULL, "ephy", &clk_ephy),
  404. CLKDEV_INIT(NULL, "usbh", &clk_usbh),
  405. CLKDEV_INIT(NULL, "usbd", &clk_usbd),
  406. CLKDEV_INIT(NULL, "spi", &clk_spi),
  407. CLKDEV_INIT("bcm63xx_enet.0", "enet", &clk_enet_misc),
  408. };
  409. static struct clk_lookup bcm6348_clks[] = {
  410. /* fixed rate clocks */
  411. CLKDEV_INIT(NULL, "periph", &clk_periph),
  412. CLKDEV_INIT("bcm63xx_uart.0", "refclk", &clk_periph),
  413. /* gated clocks */
  414. CLKDEV_INIT(NULL, "enet0", &clk_enet0),
  415. CLKDEV_INIT(NULL, "enet1", &clk_enet1),
  416. CLKDEV_INIT(NULL, "ephy", &clk_ephy),
  417. CLKDEV_INIT(NULL, "usbh", &clk_usbh),
  418. CLKDEV_INIT(NULL, "usbd", &clk_usbd),
  419. CLKDEV_INIT(NULL, "spi", &clk_spi),
  420. CLKDEV_INIT("bcm63xx_enet.0", "enet", &clk_enet_misc),
  421. CLKDEV_INIT("bcm63xx_enet.1", "enet", &clk_enet_misc),
  422. };
  423. static struct clk_lookup bcm6358_clks[] = {
  424. /* fixed rate clocks */
  425. CLKDEV_INIT(NULL, "periph", &clk_periph),
  426. CLKDEV_INIT("bcm63xx_uart.0", "refclk", &clk_periph),
  427. CLKDEV_INIT("bcm63xx_uart.1", "refclk", &clk_periph),
  428. /* gated clocks */
  429. CLKDEV_INIT(NULL, "enet0", &clk_enet0),
  430. CLKDEV_INIT(NULL, "enet1", &clk_enet1),
  431. CLKDEV_INIT(NULL, "ephy", &clk_ephy),
  432. CLKDEV_INIT(NULL, "usbh", &clk_usbh),
  433. CLKDEV_INIT(NULL, "usbd", &clk_usbd),
  434. CLKDEV_INIT(NULL, "spi", &clk_spi),
  435. CLKDEV_INIT(NULL, "pcm", &clk_pcm),
  436. CLKDEV_INIT(NULL, "swpkt_sar", &clk_swpkt_sar),
  437. CLKDEV_INIT(NULL, "swpkt_usb", &clk_swpkt_usb),
  438. CLKDEV_INIT("bcm63xx_enet.0", "enet", &clk_enet0),
  439. CLKDEV_INIT("bcm63xx_enet.1", "enet", &clk_enet1),
  440. };
  441. static struct clk_lookup bcm6362_clks[] = {
  442. /* fixed rate clocks */
  443. CLKDEV_INIT(NULL, "periph", &clk_periph),
  444. CLKDEV_INIT("bcm63xx_uart.0", "refclk", &clk_periph),
  445. CLKDEV_INIT("bcm63xx_uart.1", "refclk", &clk_periph),
  446. CLKDEV_INIT("bcm63xx-hsspi.0", "pll", &clk_hsspi_pll),
  447. /* gated clocks */
  448. CLKDEV_INIT(NULL, "enetsw", &clk_enetsw),
  449. CLKDEV_INIT(NULL, "usbh", &clk_usbh),
  450. CLKDEV_INIT(NULL, "usbd", &clk_usbd),
  451. CLKDEV_INIT(NULL, "spi", &clk_spi),
  452. CLKDEV_INIT(NULL, "hsspi", &clk_hsspi),
  453. CLKDEV_INIT(NULL, "pcie", &clk_pcie),
  454. CLKDEV_INIT(NULL, "ipsec", &clk_ipsec),
  455. };
  456. static struct clk_lookup bcm6368_clks[] = {
  457. /* fixed rate clocks */
  458. CLKDEV_INIT(NULL, "periph", &clk_periph),
  459. CLKDEV_INIT("bcm63xx_uart.0", "refclk", &clk_periph),
  460. CLKDEV_INIT("bcm63xx_uart.1", "refclk", &clk_periph),
  461. /* gated clocks */
  462. CLKDEV_INIT(NULL, "enetsw", &clk_enetsw),
  463. CLKDEV_INIT(NULL, "usbh", &clk_usbh),
  464. CLKDEV_INIT(NULL, "usbd", &clk_usbd),
  465. CLKDEV_INIT(NULL, "spi", &clk_spi),
  466. CLKDEV_INIT(NULL, "xtm", &clk_xtm),
  467. CLKDEV_INIT(NULL, "ipsec", &clk_ipsec),
  468. };
  469. #define HSSPI_PLL_HZ_6328 133333333
  470. #define HSSPI_PLL_HZ_6362 400000000
  471. static int __init bcm63xx_clk_init(void)
  472. {
  473. switch (bcm63xx_get_cpu_id()) {
  474. case BCM3368_CPU_ID:
  475. clkdev_add_table(bcm3368_clks, ARRAY_SIZE(bcm3368_clks));
  476. break;
  477. case BCM6328_CPU_ID:
  478. clk_hsspi_pll.rate = HSSPI_PLL_HZ_6328;
  479. clkdev_add_table(bcm6328_clks, ARRAY_SIZE(bcm6328_clks));
  480. break;
  481. case BCM6338_CPU_ID:
  482. clkdev_add_table(bcm6338_clks, ARRAY_SIZE(bcm6338_clks));
  483. break;
  484. case BCM6345_CPU_ID:
  485. clkdev_add_table(bcm6345_clks, ARRAY_SIZE(bcm6345_clks));
  486. break;
  487. case BCM6348_CPU_ID:
  488. clkdev_add_table(bcm6348_clks, ARRAY_SIZE(bcm6348_clks));
  489. break;
  490. case BCM6358_CPU_ID:
  491. clkdev_add_table(bcm6358_clks, ARRAY_SIZE(bcm6358_clks));
  492. break;
  493. case BCM6362_CPU_ID:
  494. clk_hsspi_pll.rate = HSSPI_PLL_HZ_6362;
  495. clkdev_add_table(bcm6362_clks, ARRAY_SIZE(bcm6362_clks));
  496. break;
  497. case BCM6368_CPU_ID:
  498. clkdev_add_table(bcm6368_clks, ARRAY_SIZE(bcm6368_clks));
  499. break;
  500. }
  501. return 0;
  502. }
  503. arch_initcall(bcm63xx_clk_init);