setup.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Atheros AR71XX/AR724X/AR913X specific setup
  4. *
  5. * Copyright (C) 2010-2011 Jaiganesh Narayanan <[email protected]>
  6. * Copyright (C) 2008-2011 Gabor Juhos <[email protected]>
  7. * Copyright (C) 2008 Imre Kaloz <[email protected]>
  8. *
  9. * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/io.h>
  14. #include <linux/memblock.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/of_clk.h>
  18. #include <linux/of_fdt.h>
  19. #include <linux/irqchip.h>
  20. #include <asm/bootinfo.h>
  21. #include <asm/idle.h>
  22. #include <asm/time.h> /* for mips_hpt_frequency */
  23. #include <asm/reboot.h> /* for _machine_{restart,halt} */
  24. #include <asm/prom.h>
  25. #include <asm/fw/fw.h>
  26. #include <asm/mach-ath79/ath79.h>
  27. #include <asm/mach-ath79/ar71xx_regs.h>
  28. #include "common.h"
  29. #define ATH79_SYS_TYPE_LEN 64
  30. static char ath79_sys_type[ATH79_SYS_TYPE_LEN];
  31. static void ath79_halt(void)
  32. {
  33. while (1)
  34. cpu_wait();
  35. }
  36. static void __init ath79_detect_sys_type(void)
  37. {
  38. char *chip = "????";
  39. u32 id;
  40. u32 major;
  41. u32 minor;
  42. u32 rev = 0;
  43. u32 ver = 1;
  44. id = ath79_reset_rr(AR71XX_RESET_REG_REV_ID);
  45. major = id & REV_ID_MAJOR_MASK;
  46. switch (major) {
  47. case REV_ID_MAJOR_AR71XX:
  48. minor = id & AR71XX_REV_ID_MINOR_MASK;
  49. rev = id >> AR71XX_REV_ID_REVISION_SHIFT;
  50. rev &= AR71XX_REV_ID_REVISION_MASK;
  51. switch (minor) {
  52. case AR71XX_REV_ID_MINOR_AR7130:
  53. ath79_soc = ATH79_SOC_AR7130;
  54. chip = "7130";
  55. break;
  56. case AR71XX_REV_ID_MINOR_AR7141:
  57. ath79_soc = ATH79_SOC_AR7141;
  58. chip = "7141";
  59. break;
  60. case AR71XX_REV_ID_MINOR_AR7161:
  61. ath79_soc = ATH79_SOC_AR7161;
  62. chip = "7161";
  63. break;
  64. }
  65. break;
  66. case REV_ID_MAJOR_AR7240:
  67. ath79_soc = ATH79_SOC_AR7240;
  68. chip = "7240";
  69. rev = id & AR724X_REV_ID_REVISION_MASK;
  70. break;
  71. case REV_ID_MAJOR_AR7241:
  72. ath79_soc = ATH79_SOC_AR7241;
  73. chip = "7241";
  74. rev = id & AR724X_REV_ID_REVISION_MASK;
  75. break;
  76. case REV_ID_MAJOR_AR7242:
  77. ath79_soc = ATH79_SOC_AR7242;
  78. chip = "7242";
  79. rev = id & AR724X_REV_ID_REVISION_MASK;
  80. break;
  81. case REV_ID_MAJOR_AR913X:
  82. minor = id & AR913X_REV_ID_MINOR_MASK;
  83. rev = id >> AR913X_REV_ID_REVISION_SHIFT;
  84. rev &= AR913X_REV_ID_REVISION_MASK;
  85. switch (minor) {
  86. case AR913X_REV_ID_MINOR_AR9130:
  87. ath79_soc = ATH79_SOC_AR9130;
  88. chip = "9130";
  89. break;
  90. case AR913X_REV_ID_MINOR_AR9132:
  91. ath79_soc = ATH79_SOC_AR9132;
  92. chip = "9132";
  93. break;
  94. }
  95. break;
  96. case REV_ID_MAJOR_AR9330:
  97. ath79_soc = ATH79_SOC_AR9330;
  98. chip = "9330";
  99. rev = id & AR933X_REV_ID_REVISION_MASK;
  100. break;
  101. case REV_ID_MAJOR_AR9331:
  102. ath79_soc = ATH79_SOC_AR9331;
  103. chip = "9331";
  104. rev = id & AR933X_REV_ID_REVISION_MASK;
  105. break;
  106. case REV_ID_MAJOR_AR9341:
  107. ath79_soc = ATH79_SOC_AR9341;
  108. chip = "9341";
  109. rev = id & AR934X_REV_ID_REVISION_MASK;
  110. break;
  111. case REV_ID_MAJOR_AR9342:
  112. ath79_soc = ATH79_SOC_AR9342;
  113. chip = "9342";
  114. rev = id & AR934X_REV_ID_REVISION_MASK;
  115. break;
  116. case REV_ID_MAJOR_AR9344:
  117. ath79_soc = ATH79_SOC_AR9344;
  118. chip = "9344";
  119. rev = id & AR934X_REV_ID_REVISION_MASK;
  120. break;
  121. case REV_ID_MAJOR_QCA9533_V2:
  122. ver = 2;
  123. ath79_soc_rev = 2;
  124. fallthrough;
  125. case REV_ID_MAJOR_QCA9533:
  126. ath79_soc = ATH79_SOC_QCA9533;
  127. chip = "9533";
  128. rev = id & QCA953X_REV_ID_REVISION_MASK;
  129. break;
  130. case REV_ID_MAJOR_QCA9556:
  131. ath79_soc = ATH79_SOC_QCA9556;
  132. chip = "9556";
  133. rev = id & QCA955X_REV_ID_REVISION_MASK;
  134. break;
  135. case REV_ID_MAJOR_QCA9558:
  136. ath79_soc = ATH79_SOC_QCA9558;
  137. chip = "9558";
  138. rev = id & QCA955X_REV_ID_REVISION_MASK;
  139. break;
  140. case REV_ID_MAJOR_QCA956X:
  141. ath79_soc = ATH79_SOC_QCA956X;
  142. chip = "956X";
  143. rev = id & QCA956X_REV_ID_REVISION_MASK;
  144. break;
  145. case REV_ID_MAJOR_QCN550X:
  146. ath79_soc = ATH79_SOC_QCA956X;
  147. chip = "550X";
  148. rev = id & QCA956X_REV_ID_REVISION_MASK;
  149. break;
  150. case REV_ID_MAJOR_TP9343:
  151. ath79_soc = ATH79_SOC_TP9343;
  152. chip = "9343";
  153. rev = id & QCA956X_REV_ID_REVISION_MASK;
  154. break;
  155. default:
  156. panic("ath79: unknown SoC, id:0x%08x", id);
  157. }
  158. if (ver == 1)
  159. ath79_soc_rev = rev;
  160. if (soc_is_qca953x() || soc_is_qca955x() || soc_is_qca956x())
  161. sprintf(ath79_sys_type, "Qualcomm Atheros QCA%s ver %u rev %u",
  162. chip, ver, rev);
  163. else if (soc_is_tp9343())
  164. sprintf(ath79_sys_type, "Qualcomm Atheros TP%s rev %u",
  165. chip, rev);
  166. else
  167. sprintf(ath79_sys_type, "Atheros AR%s rev %u", chip, rev);
  168. pr_info("SoC: %s\n", ath79_sys_type);
  169. }
  170. const char *get_system_type(void)
  171. {
  172. return ath79_sys_type;
  173. }
  174. unsigned int get_c0_compare_int(void)
  175. {
  176. return CP0_LEGACY_COMPARE_IRQ;
  177. }
  178. void __init plat_mem_setup(void)
  179. {
  180. void *dtb;
  181. set_io_port_base(KSEG1);
  182. /* Get the position of the FDT passed by the bootloader */
  183. dtb = (void *)fw_getenvl("fdt_start");
  184. if (dtb == NULL)
  185. dtb = get_fdt();
  186. if (dtb)
  187. __dt_setup_arch((void *)KSEG0ADDR(dtb));
  188. ath79_reset_base = ioremap(AR71XX_RESET_BASE,
  189. AR71XX_RESET_SIZE);
  190. ath79_pll_base = ioremap(AR71XX_PLL_BASE,
  191. AR71XX_PLL_SIZE);
  192. ath79_detect_sys_type();
  193. ath79_ddr_ctrl_init();
  194. detect_memory_region(0, ATH79_MEM_SIZE_MIN, ATH79_MEM_SIZE_MAX);
  195. _machine_halt = ath79_halt;
  196. pm_power_off = ath79_halt;
  197. }
  198. void __init plat_time_init(void)
  199. {
  200. struct device_node *np;
  201. struct clk *clk;
  202. unsigned long cpu_clk_rate;
  203. of_clk_init(NULL);
  204. np = of_get_cpu_node(0, NULL);
  205. if (!np) {
  206. pr_err("Failed to get CPU node\n");
  207. return;
  208. }
  209. clk = of_clk_get(np, 0);
  210. if (IS_ERR(clk)) {
  211. pr_err("Failed to get CPU clock: %ld\n", PTR_ERR(clk));
  212. return;
  213. }
  214. cpu_clk_rate = clk_get_rate(clk);
  215. pr_info("CPU clock: %lu.%03lu MHz\n",
  216. cpu_clk_rate / 1000000, (cpu_clk_rate / 1000) % 1000);
  217. mips_hpt_frequency = cpu_clk_rate / 2;
  218. clk_put(clk);
  219. }
  220. void __init arch_init_irq(void)
  221. {
  222. irqchip_init();
  223. }