irq.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (C) 2006,2007 Felix Fietkau <[email protected]>
  4. * Copyright (C) 2006,2007 Eugene Konev <[email protected]>
  5. */
  6. #include <linux/interrupt.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <asm/irq_cpu.h>
  10. #include <asm/mipsregs.h>
  11. #include <asm/mach-ar7/ar7.h>
  12. #define EXCEPT_OFFSET 0x80
  13. #define PACE_OFFSET 0xA0
  14. #define CHNLS_OFFSET 0x200
  15. #define REG_OFFSET(irq, reg) ((irq) / 32 * 0x4 + reg * 0x10)
  16. #define SEC_REG_OFFSET(reg) (EXCEPT_OFFSET + reg * 0x8)
  17. #define SEC_SR_OFFSET (SEC_REG_OFFSET(0)) /* 0x80 */
  18. #define CR_OFFSET(irq) (REG_OFFSET(irq, 1)) /* 0x10 */
  19. #define SEC_CR_OFFSET (SEC_REG_OFFSET(1)) /* 0x88 */
  20. #define ESR_OFFSET(irq) (REG_OFFSET(irq, 2)) /* 0x20 */
  21. #define SEC_ESR_OFFSET (SEC_REG_OFFSET(2)) /* 0x90 */
  22. #define ECR_OFFSET(irq) (REG_OFFSET(irq, 3)) /* 0x30 */
  23. #define SEC_ECR_OFFSET (SEC_REG_OFFSET(3)) /* 0x98 */
  24. #define PIR_OFFSET (0x40)
  25. #define MSR_OFFSET (0x44)
  26. #define PM_OFFSET(irq) (REG_OFFSET(irq, 5)) /* 0x50 */
  27. #define TM_OFFSET(irq) (REG_OFFSET(irq, 6)) /* 0x60 */
  28. #define REG(addr) ((u32 *)(KSEG1ADDR(AR7_REGS_IRQ) + addr))
  29. #define CHNL_OFFSET(chnl) (CHNLS_OFFSET + (chnl * 4))
  30. static int ar7_irq_base;
  31. static void ar7_unmask_irq(struct irq_data *d)
  32. {
  33. writel(1 << ((d->irq - ar7_irq_base) % 32),
  34. REG(ESR_OFFSET(d->irq - ar7_irq_base)));
  35. }
  36. static void ar7_mask_irq(struct irq_data *d)
  37. {
  38. writel(1 << ((d->irq - ar7_irq_base) % 32),
  39. REG(ECR_OFFSET(d->irq - ar7_irq_base)));
  40. }
  41. static void ar7_ack_irq(struct irq_data *d)
  42. {
  43. writel(1 << ((d->irq - ar7_irq_base) % 32),
  44. REG(CR_OFFSET(d->irq - ar7_irq_base)));
  45. }
  46. static void ar7_unmask_sec_irq(struct irq_data *d)
  47. {
  48. writel(1 << (d->irq - ar7_irq_base - 40), REG(SEC_ESR_OFFSET));
  49. }
  50. static void ar7_mask_sec_irq(struct irq_data *d)
  51. {
  52. writel(1 << (d->irq - ar7_irq_base - 40), REG(SEC_ECR_OFFSET));
  53. }
  54. static void ar7_ack_sec_irq(struct irq_data *d)
  55. {
  56. writel(1 << (d->irq - ar7_irq_base - 40), REG(SEC_CR_OFFSET));
  57. }
  58. static struct irq_chip ar7_irq_type = {
  59. .name = "AR7",
  60. .irq_unmask = ar7_unmask_irq,
  61. .irq_mask = ar7_mask_irq,
  62. .irq_ack = ar7_ack_irq
  63. };
  64. static struct irq_chip ar7_sec_irq_type = {
  65. .name = "AR7",
  66. .irq_unmask = ar7_unmask_sec_irq,
  67. .irq_mask = ar7_mask_sec_irq,
  68. .irq_ack = ar7_ack_sec_irq,
  69. };
  70. static void __init ar7_irq_init(int base)
  71. {
  72. int i;
  73. /*
  74. * Disable interrupts and clear pending
  75. */
  76. writel(0xffffffff, REG(ECR_OFFSET(0)));
  77. writel(0xff, REG(ECR_OFFSET(32)));
  78. writel(0xffffffff, REG(SEC_ECR_OFFSET));
  79. writel(0xffffffff, REG(CR_OFFSET(0)));
  80. writel(0xff, REG(CR_OFFSET(32)));
  81. writel(0xffffffff, REG(SEC_CR_OFFSET));
  82. ar7_irq_base = base;
  83. for (i = 0; i < 40; i++) {
  84. writel(i, REG(CHNL_OFFSET(i)));
  85. /* Primary IRQ's */
  86. irq_set_chip_and_handler(base + i, &ar7_irq_type,
  87. handle_level_irq);
  88. /* Secondary IRQ's */
  89. if (i < 32)
  90. irq_set_chip_and_handler(base + i + 40,
  91. &ar7_sec_irq_type,
  92. handle_level_irq);
  93. }
  94. if (request_irq(2, no_action, IRQF_NO_THREAD, "AR7 cascade interrupt",
  95. NULL))
  96. pr_err("Failed to request irq 2 (AR7 cascade interrupt)\n");
  97. if (request_irq(ar7_irq_base, no_action, IRQF_NO_THREAD,
  98. "AR7 cascade interrupt", NULL)) {
  99. pr_err("Failed to request irq %d (AR7 cascade interrupt)\n",
  100. ar7_irq_base);
  101. }
  102. set_c0_status(IE_IRQ0);
  103. }
  104. void __init arch_init_irq(void)
  105. {
  106. mips_cpu_irq_init();
  107. ar7_irq_init(8);
  108. }
  109. static void ar7_cascade(void)
  110. {
  111. u32 status;
  112. int i, irq;
  113. /* Primary IRQ's */
  114. irq = readl(REG(PIR_OFFSET)) & 0x3f;
  115. if (irq) {
  116. do_IRQ(ar7_irq_base + irq);
  117. return;
  118. }
  119. /* Secondary IRQ's are cascaded through primary '0' */
  120. writel(1, REG(CR_OFFSET(irq)));
  121. status = readl(REG(SEC_SR_OFFSET));
  122. for (i = 0; i < 32; i++) {
  123. if (status & 1) {
  124. do_IRQ(ar7_irq_base + i + 40);
  125. return;
  126. }
  127. status >>= 1;
  128. }
  129. spurious_interrupt();
  130. }
  131. asmlinkage void plat_irq_dispatch(void)
  132. {
  133. unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
  134. if (pending & STATUSF_IP7) /* cpu timer */
  135. do_IRQ(7);
  136. else if (pending & STATUSF_IP2) /* int0 hardware line */
  137. ar7_cascade();
  138. else
  139. spurious_interrupt();
  140. }