gpiolib.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. * Copyright (C) 2007-2009, OpenWrt.org, Florian Fainelli <[email protected]>
  3. * GPIOLIB support for Alchemy chips.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. * Notes :
  26. * au1000 SoC have only one GPIO block : GPIO1
  27. * Au1100, Au15x0, Au12x0 have a second one : GPIO2
  28. * Au1300 is totally different: 1 block with up to 128 GPIOs
  29. */
  30. #include <linux/init.h>
  31. #include <linux/kernel.h>
  32. #include <linux/types.h>
  33. #include <linux/gpio/driver.h>
  34. #include <asm/mach-au1x00/gpio-au1000.h>
  35. #include <asm/mach-au1x00/gpio-au1300.h>
  36. static int gpio2_get(struct gpio_chip *chip, unsigned offset)
  37. {
  38. return !!alchemy_gpio2_get_value(offset + ALCHEMY_GPIO2_BASE);
  39. }
  40. static void gpio2_set(struct gpio_chip *chip, unsigned offset, int value)
  41. {
  42. alchemy_gpio2_set_value(offset + ALCHEMY_GPIO2_BASE, value);
  43. }
  44. static int gpio2_direction_input(struct gpio_chip *chip, unsigned offset)
  45. {
  46. return alchemy_gpio2_direction_input(offset + ALCHEMY_GPIO2_BASE);
  47. }
  48. static int gpio2_direction_output(struct gpio_chip *chip, unsigned offset,
  49. int value)
  50. {
  51. return alchemy_gpio2_direction_output(offset + ALCHEMY_GPIO2_BASE,
  52. value);
  53. }
  54. static int gpio2_to_irq(struct gpio_chip *chip, unsigned offset)
  55. {
  56. return alchemy_gpio2_to_irq(offset + ALCHEMY_GPIO2_BASE);
  57. }
  58. static int gpio1_get(struct gpio_chip *chip, unsigned offset)
  59. {
  60. return !!alchemy_gpio1_get_value(offset + ALCHEMY_GPIO1_BASE);
  61. }
  62. static void gpio1_set(struct gpio_chip *chip,
  63. unsigned offset, int value)
  64. {
  65. alchemy_gpio1_set_value(offset + ALCHEMY_GPIO1_BASE, value);
  66. }
  67. static int gpio1_direction_input(struct gpio_chip *chip, unsigned offset)
  68. {
  69. return alchemy_gpio1_direction_input(offset + ALCHEMY_GPIO1_BASE);
  70. }
  71. static int gpio1_direction_output(struct gpio_chip *chip,
  72. unsigned offset, int value)
  73. {
  74. return alchemy_gpio1_direction_output(offset + ALCHEMY_GPIO1_BASE,
  75. value);
  76. }
  77. static int gpio1_to_irq(struct gpio_chip *chip, unsigned offset)
  78. {
  79. return alchemy_gpio1_to_irq(offset + ALCHEMY_GPIO1_BASE);
  80. }
  81. struct gpio_chip alchemy_gpio_chip[] = {
  82. [0] = {
  83. .label = "alchemy-gpio1",
  84. .direction_input = gpio1_direction_input,
  85. .direction_output = gpio1_direction_output,
  86. .get = gpio1_get,
  87. .set = gpio1_set,
  88. .to_irq = gpio1_to_irq,
  89. .base = ALCHEMY_GPIO1_BASE,
  90. .ngpio = ALCHEMY_GPIO1_NUM,
  91. },
  92. [1] = {
  93. .label = "alchemy-gpio2",
  94. .direction_input = gpio2_direction_input,
  95. .direction_output = gpio2_direction_output,
  96. .get = gpio2_get,
  97. .set = gpio2_set,
  98. .to_irq = gpio2_to_irq,
  99. .base = ALCHEMY_GPIO2_BASE,
  100. .ngpio = ALCHEMY_GPIO2_NUM,
  101. },
  102. };
  103. static int alchemy_gpic_get(struct gpio_chip *chip, unsigned int off)
  104. {
  105. return !!au1300_gpio_get_value(off + AU1300_GPIO_BASE);
  106. }
  107. static void alchemy_gpic_set(struct gpio_chip *chip, unsigned int off, int v)
  108. {
  109. au1300_gpio_set_value(off + AU1300_GPIO_BASE, v);
  110. }
  111. static int alchemy_gpic_dir_input(struct gpio_chip *chip, unsigned int off)
  112. {
  113. return au1300_gpio_direction_input(off + AU1300_GPIO_BASE);
  114. }
  115. static int alchemy_gpic_dir_output(struct gpio_chip *chip, unsigned int off,
  116. int v)
  117. {
  118. return au1300_gpio_direction_output(off + AU1300_GPIO_BASE, v);
  119. }
  120. static int alchemy_gpic_gpio_to_irq(struct gpio_chip *chip, unsigned int off)
  121. {
  122. return au1300_gpio_to_irq(off + AU1300_GPIO_BASE);
  123. }
  124. static struct gpio_chip au1300_gpiochip = {
  125. .label = "alchemy-gpic",
  126. .direction_input = alchemy_gpic_dir_input,
  127. .direction_output = alchemy_gpic_dir_output,
  128. .get = alchemy_gpic_get,
  129. .set = alchemy_gpic_set,
  130. .to_irq = alchemy_gpic_gpio_to_irq,
  131. .base = AU1300_GPIO_BASE,
  132. .ngpio = AU1300_GPIO_NUM,
  133. };
  134. static int __init alchemy_gpiochip_init(void)
  135. {
  136. int ret = 0;
  137. switch (alchemy_get_cputype()) {
  138. case ALCHEMY_CPU_AU1000:
  139. ret = gpiochip_add_data(&alchemy_gpio_chip[0], NULL);
  140. break;
  141. case ALCHEMY_CPU_AU1500...ALCHEMY_CPU_AU1200:
  142. ret = gpiochip_add_data(&alchemy_gpio_chip[0], NULL);
  143. ret |= gpiochip_add_data(&alchemy_gpio_chip[1], NULL);
  144. break;
  145. case ALCHEMY_CPU_AU1300:
  146. ret = gpiochip_add_data(&au1300_gpiochip, NULL);
  147. break;
  148. }
  149. return ret;
  150. }
  151. arch_initcall(alchemy_gpiochip_init);