cache.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * linux/arch/m68k/mm/cache.c
  4. *
  5. * Instruction cache handling
  6. *
  7. * Copyright (C) 1995 Hamish Macdonald
  8. */
  9. #include <linux/module.h>
  10. #include <asm/cacheflush.h>
  11. #include <asm/traps.h>
  12. static unsigned long virt_to_phys_slow(unsigned long vaddr)
  13. {
  14. if (CPU_IS_060) {
  15. unsigned long paddr;
  16. /* The PLPAR instruction causes an access error if the translation
  17. * is not possible. To catch this we use the same exception mechanism
  18. * as for user space accesses in <asm/uaccess.h>. */
  19. asm volatile (".chip 68060\n"
  20. "1: plpar (%0)\n"
  21. ".chip 68k\n"
  22. "2:\n"
  23. ".section .fixup,\"ax\"\n"
  24. " .even\n"
  25. "3: sub.l %0,%0\n"
  26. " jra 2b\n"
  27. ".previous\n"
  28. ".section __ex_table,\"a\"\n"
  29. " .align 4\n"
  30. " .long 1b,3b\n"
  31. ".previous"
  32. : "=a" (paddr)
  33. : "0" (vaddr));
  34. return paddr;
  35. } else if (CPU_IS_040) {
  36. unsigned long mmusr;
  37. asm volatile (".chip 68040\n\t"
  38. "ptestr (%1)\n\t"
  39. "movec %%mmusr, %0\n\t"
  40. ".chip 68k"
  41. : "=r" (mmusr)
  42. : "a" (vaddr));
  43. if (mmusr & MMU_R_040)
  44. return (mmusr & PAGE_MASK) | (vaddr & ~PAGE_MASK);
  45. } else {
  46. WARN_ON_ONCE(!CPU_IS_040_OR_060);
  47. }
  48. return 0;
  49. }
  50. /* Push n pages at kernel virtual address and clear the icache */
  51. /* RZ: use cpush %bc instead of cpush %dc, cinv %ic */
  52. void flush_icache_user_range(unsigned long address, unsigned long endaddr)
  53. {
  54. if (CPU_IS_COLDFIRE) {
  55. unsigned long start, end;
  56. start = address & ICACHE_SET_MASK;
  57. end = endaddr & ICACHE_SET_MASK;
  58. if (start > end) {
  59. flush_cf_icache(0, end);
  60. end = ICACHE_MAX_ADDR;
  61. }
  62. flush_cf_icache(start, end);
  63. } else if (CPU_IS_040_OR_060) {
  64. address &= PAGE_MASK;
  65. do {
  66. asm volatile ("nop\n\t"
  67. ".chip 68040\n\t"
  68. "cpushp %%bc,(%0)\n\t"
  69. ".chip 68k"
  70. : : "a" (virt_to_phys_slow(address)));
  71. address += PAGE_SIZE;
  72. } while (address < endaddr);
  73. } else {
  74. unsigned long tmp;
  75. asm volatile ("movec %%cacr,%0\n\t"
  76. "orw %1,%0\n\t"
  77. "movec %0,%%cacr"
  78. : "=&d" (tmp)
  79. : "di" (FLUSH_I));
  80. }
  81. }
  82. void flush_icache_range(unsigned long address, unsigned long endaddr)
  83. {
  84. set_fc(SUPER_DATA);
  85. flush_icache_user_range(address, endaddr);
  86. set_fc(USER_DATA);
  87. }
  88. EXPORT_SYMBOL(flush_icache_range);
  89. void flush_icache_user_page(struct vm_area_struct *vma, struct page *page,
  90. unsigned long addr, int len)
  91. {
  92. if (CPU_IS_COLDFIRE) {
  93. unsigned long start, end;
  94. start = addr & ICACHE_SET_MASK;
  95. end = (addr + len) & ICACHE_SET_MASK;
  96. if (start > end) {
  97. flush_cf_icache(0, end);
  98. end = ICACHE_MAX_ADDR;
  99. }
  100. flush_cf_icache(start, end);
  101. } else if (CPU_IS_040_OR_060) {
  102. asm volatile ("nop\n\t"
  103. ".chip 68040\n\t"
  104. "cpushp %%bc,(%0)\n\t"
  105. ".chip 68k"
  106. : : "a" (page_to_phys(page)));
  107. } else {
  108. unsigned long tmp;
  109. asm volatile ("movec %%cacr,%0\n\t"
  110. "orw %1,%0\n\t"
  111. "movec %0,%%cacr"
  112. : "=&d" (tmp)
  113. : "di" (FLUSH_I));
  114. }
  115. }