m5441x.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * m5441x.c -- support for Coldfire m5441x processors
  4. *
  5. * (C) Copyright Steven King <[email protected]>
  6. */
  7. #include <linux/clkdev.h>
  8. #include <linux/kernel.h>
  9. #include <linux/param.h>
  10. #include <linux/init.h>
  11. #include <linux/io.h>
  12. #include <linux/clk.h>
  13. #include <asm/machdep.h>
  14. #include <asm/coldfire.h>
  15. #include <asm/mcfsim.h>
  16. #include <asm/mcfuart.h>
  17. #include <asm/mcfdma.h>
  18. #include <asm/mcfclk.h>
  19. DEFINE_CLK(0, "flexbus", 2, MCF_CLK);
  20. DEFINE_CLK(0, "flexcan.0", 8, MCF_CLK);
  21. DEFINE_CLK(0, "flexcan.1", 9, MCF_CLK);
  22. DEFINE_CLK(0, "imx1-i2c.1", 14, MCF_CLK);
  23. DEFINE_CLK(0, "mcfdspi.1", 15, MCF_CLK);
  24. DEFINE_CLK(0, "edma", 17, MCF_CLK);
  25. DEFINE_CLK(0, "intc.0", 18, MCF_CLK);
  26. DEFINE_CLK(0, "intc.1", 19, MCF_CLK);
  27. DEFINE_CLK(0, "intc.2", 20, MCF_CLK);
  28. DEFINE_CLK(0, "imx1-i2c.0", 22, MCF_CLK);
  29. DEFINE_CLK(0, "fsl-dspi.0", 23, MCF_CLK);
  30. DEFINE_CLK(0, "mcfuart.0", 24, MCF_BUSCLK);
  31. DEFINE_CLK(0, "mcfuart.1", 25, MCF_BUSCLK);
  32. DEFINE_CLK(0, "mcfuart.2", 26, MCF_BUSCLK);
  33. DEFINE_CLK(0, "mcfuart.3", 27, MCF_BUSCLK);
  34. DEFINE_CLK(0, "mcftmr.0", 28, MCF_CLK);
  35. DEFINE_CLK(0, "mcftmr.1", 29, MCF_CLK);
  36. DEFINE_CLK(0, "mcftmr.2", 30, MCF_CLK);
  37. DEFINE_CLK(0, "mcftmr.3", 31, MCF_CLK);
  38. DEFINE_CLK(0, "mcfpit.0", 32, MCF_CLK);
  39. DEFINE_CLK(0, "mcfpit.1", 33, MCF_CLK);
  40. DEFINE_CLK(0, "mcfpit.2", 34, MCF_CLK);
  41. DEFINE_CLK(0, "mcfpit.3", 35, MCF_CLK);
  42. DEFINE_CLK(0, "mcfeport.0", 37, MCF_CLK);
  43. DEFINE_CLK(0, "mcfadc.0", 38, MCF_CLK);
  44. DEFINE_CLK(0, "mcfdac.0", 39, MCF_CLK);
  45. DEFINE_CLK(0, "mcfrtc.0", 42, MCF_CLK);
  46. DEFINE_CLK(0, "mcfsim.0", 43, MCF_CLK);
  47. DEFINE_CLK(0, "mcfusb-otg.0", 44, MCF_CLK);
  48. DEFINE_CLK(0, "mcfusb-host.0", 45, MCF_CLK);
  49. DEFINE_CLK(0, "mcfddr-sram.0", 46, MCF_CLK);
  50. DEFINE_CLK(0, "mcfssi.0", 47, MCF_CLK);
  51. DEFINE_CLK(0, "pll.0", 48, MCF_CLK);
  52. DEFINE_CLK(0, "mcfrng.0", 49, MCF_CLK);
  53. DEFINE_CLK(0, "mcfssi.1", 50, MCF_CLK);
  54. DEFINE_CLK(0, "sdhci-esdhc-mcf.0", 51, MCF_CLK);
  55. DEFINE_CLK(0, "enet-fec.0", 53, MCF_CLK);
  56. DEFINE_CLK(0, "enet-fec.1", 54, MCF_CLK);
  57. DEFINE_CLK(0, "switch.0", 55, MCF_CLK);
  58. DEFINE_CLK(0, "switch.1", 56, MCF_CLK);
  59. DEFINE_CLK(0, "nand.0", 63, MCF_CLK);
  60. DEFINE_CLK(1, "mcfow.0", 2, MCF_CLK);
  61. DEFINE_CLK(1, "imx1-i2c.2", 4, MCF_CLK);
  62. DEFINE_CLK(1, "imx1-i2c.3", 5, MCF_CLK);
  63. DEFINE_CLK(1, "imx1-i2c.4", 6, MCF_CLK);
  64. DEFINE_CLK(1, "imx1-i2c.5", 7, MCF_CLK);
  65. DEFINE_CLK(1, "mcfuart.4", 24, MCF_BUSCLK);
  66. DEFINE_CLK(1, "mcfuart.5", 25, MCF_BUSCLK);
  67. DEFINE_CLK(1, "mcfuart.6", 26, MCF_BUSCLK);
  68. DEFINE_CLK(1, "mcfuart.7", 27, MCF_BUSCLK);
  69. DEFINE_CLK(1, "mcfuart.8", 28, MCF_BUSCLK);
  70. DEFINE_CLK(1, "mcfuart.9", 29, MCF_BUSCLK);
  71. DEFINE_CLK(1, "mcfpwm.0", 34, MCF_BUSCLK);
  72. DEFINE_CLK(1, "sys.0", 36, MCF_BUSCLK);
  73. DEFINE_CLK(1, "gpio.0", 37, MCF_BUSCLK);
  74. DEFINE_CLK(2, "ipg.0", 0, MCF_CLK);
  75. DEFINE_CLK(2, "ahb.0", 1, MCF_CLK);
  76. DEFINE_CLK(2, "per.0", 2, MCF_CLK);
  77. static struct clk_lookup m5411x_clk_lookup[] = {
  78. CLKDEV_INIT("flexbus", NULL, &__clk_0_2),
  79. CLKDEV_INIT("mcfcan.0", NULL, &__clk_0_8),
  80. CLKDEV_INIT("mcfcan.1", NULL, &__clk_0_9),
  81. CLKDEV_INIT("imx1-i2c.1", NULL, &__clk_0_14),
  82. CLKDEV_INIT("mcfdspi.1", NULL, &__clk_0_15),
  83. CLKDEV_INIT("edma", NULL, &__clk_0_17),
  84. CLKDEV_INIT("intc.0", NULL, &__clk_0_18),
  85. CLKDEV_INIT("intc.1", NULL, &__clk_0_19),
  86. CLKDEV_INIT("intc.2", NULL, &__clk_0_20),
  87. CLKDEV_INIT("imx1-i2c.0", NULL, &__clk_0_22),
  88. CLKDEV_INIT("fsl-dspi.0", NULL, &__clk_0_23),
  89. CLKDEV_INIT("mcfuart.0", NULL, &__clk_0_24),
  90. CLKDEV_INIT("mcfuart.1", NULL, &__clk_0_25),
  91. CLKDEV_INIT("mcfuart.2", NULL, &__clk_0_26),
  92. CLKDEV_INIT("mcfuart.3", NULL, &__clk_0_27),
  93. CLKDEV_INIT("mcftmr.0", NULL, &__clk_0_28),
  94. CLKDEV_INIT("mcftmr.1", NULL, &__clk_0_29),
  95. CLKDEV_INIT("mcftmr.2", NULL, &__clk_0_30),
  96. CLKDEV_INIT("mcftmr.3", NULL, &__clk_0_31),
  97. CLKDEV_INIT("mcfpit.0", NULL, &__clk_0_32),
  98. CLKDEV_INIT("mcfpit.1", NULL, &__clk_0_33),
  99. CLKDEV_INIT("mcfpit.2", NULL, &__clk_0_34),
  100. CLKDEV_INIT("mcfpit.3", NULL, &__clk_0_35),
  101. CLKDEV_INIT("mcfeport.0", NULL, &__clk_0_37),
  102. CLKDEV_INIT("mcfadc.0", NULL, &__clk_0_38),
  103. CLKDEV_INIT("mcfdac.0", NULL, &__clk_0_39),
  104. CLKDEV_INIT("mcfrtc.0", NULL, &__clk_0_42),
  105. CLKDEV_INIT("mcfsim.0", NULL, &__clk_0_43),
  106. CLKDEV_INIT("mcfusb-otg.0", NULL, &__clk_0_44),
  107. CLKDEV_INIT("mcfusb-host.0", NULL, &__clk_0_45),
  108. CLKDEV_INIT("mcfddr-sram.0", NULL, &__clk_0_46),
  109. CLKDEV_INIT("mcfssi.0", NULL, &__clk_0_47),
  110. CLKDEV_INIT(NULL, "pll.0", &__clk_0_48),
  111. CLKDEV_INIT("mcfrng.0", NULL, &__clk_0_49),
  112. CLKDEV_INIT("mcfssi.1", NULL, &__clk_0_50),
  113. CLKDEV_INIT("sdhci-esdhc-mcf.0", NULL, &__clk_0_51),
  114. CLKDEV_INIT("enet-fec.0", NULL, &__clk_0_53),
  115. CLKDEV_INIT("enet-fec.1", NULL, &__clk_0_54),
  116. CLKDEV_INIT("switch.0", NULL, &__clk_0_55),
  117. CLKDEV_INIT("switch.1", NULL, &__clk_0_56),
  118. CLKDEV_INIT("nand.0", NULL, &__clk_0_63),
  119. CLKDEV_INIT("mcfow.0", NULL, &__clk_1_2),
  120. CLKDEV_INIT("imx1-i2c.2", NULL, &__clk_1_4),
  121. CLKDEV_INIT("imx1-i2c.3", NULL, &__clk_1_5),
  122. CLKDEV_INIT("imx1-i2c.4", NULL, &__clk_1_6),
  123. CLKDEV_INIT("imx1-i2c.5", NULL, &__clk_1_7),
  124. CLKDEV_INIT("mcfuart.4", NULL, &__clk_1_24),
  125. CLKDEV_INIT("mcfuart.5", NULL, &__clk_1_25),
  126. CLKDEV_INIT("mcfuart.6", NULL, &__clk_1_26),
  127. CLKDEV_INIT("mcfuart.7", NULL, &__clk_1_27),
  128. CLKDEV_INIT("mcfuart.8", NULL, &__clk_1_28),
  129. CLKDEV_INIT("mcfuart.9", NULL, &__clk_1_29),
  130. CLKDEV_INIT("mcfpwm.0", NULL, &__clk_1_34),
  131. CLKDEV_INIT(NULL, "sys.0", &__clk_1_36),
  132. CLKDEV_INIT("gpio.0", NULL, &__clk_1_37),
  133. CLKDEV_INIT("ipg.0", NULL, &__clk_2_0),
  134. CLKDEV_INIT("ahb.0", NULL, &__clk_2_1),
  135. CLKDEV_INIT("per.0", NULL, &__clk_2_2),
  136. };
  137. static struct clk * const enable_clks[] __initconst = {
  138. /* make sure these clocks are enabled */
  139. &__clk_0_8, /* flexcan.0 */
  140. &__clk_0_9, /* flexcan.1 */
  141. &__clk_0_15, /* dspi.1 */
  142. &__clk_0_17, /* eDMA */
  143. &__clk_0_18, /* intc0 */
  144. &__clk_0_19, /* intc0 */
  145. &__clk_0_20, /* intc0 */
  146. &__clk_0_23, /* dspi.0 */
  147. &__clk_0_24, /* uart0 */
  148. &__clk_0_25, /* uart1 */
  149. &__clk_0_26, /* uart2 */
  150. &__clk_0_27, /* uart3 */
  151. &__clk_0_33, /* pit.1 */
  152. &__clk_0_37, /* eport */
  153. &__clk_0_48, /* pll */
  154. &__clk_0_51, /* esdhc */
  155. &__clk_1_36, /* CCM/reset module/Power management */
  156. &__clk_1_37, /* gpio */
  157. };
  158. static struct clk * const disable_clks[] __initconst = {
  159. &__clk_0_14, /* i2c.1 */
  160. &__clk_0_22, /* i2c.0 */
  161. &__clk_0_23, /* dspi.0 */
  162. &__clk_0_28, /* tmr.1 */
  163. &__clk_0_29, /* tmr.2 */
  164. &__clk_0_30, /* tmr.2 */
  165. &__clk_0_31, /* tmr.3 */
  166. &__clk_0_32, /* pit.0 */
  167. &__clk_0_34, /* pit.2 */
  168. &__clk_0_35, /* pit.3 */
  169. &__clk_0_38, /* adc */
  170. &__clk_0_39, /* dac */
  171. &__clk_0_44, /* usb otg */
  172. &__clk_0_45, /* usb host */
  173. &__clk_0_47, /* ssi.0 */
  174. &__clk_0_49, /* rng */
  175. &__clk_0_50, /* ssi.1 */
  176. &__clk_0_53, /* enet-fec */
  177. &__clk_0_54, /* enet-fec */
  178. &__clk_0_55, /* switch.0 */
  179. &__clk_0_56, /* switch.1 */
  180. &__clk_1_2, /* 1-wire */
  181. &__clk_1_4, /* i2c.2 */
  182. &__clk_1_5, /* i2c.3 */
  183. &__clk_1_6, /* i2c.4 */
  184. &__clk_1_7, /* i2c.5 */
  185. &__clk_1_24, /* uart 4 */
  186. &__clk_1_25, /* uart 5 */
  187. &__clk_1_26, /* uart 6 */
  188. &__clk_1_27, /* uart 7 */
  189. &__clk_1_28, /* uart 8 */
  190. &__clk_1_29, /* uart 9 */
  191. };
  192. static void __clk_enable2(struct clk *clk)
  193. {
  194. __raw_writel(__raw_readl(MCFSDHC_CLK) | (1 << clk->slot), MCFSDHC_CLK);
  195. }
  196. static void __clk_disable2(struct clk *clk)
  197. {
  198. __raw_writel(__raw_readl(MCFSDHC_CLK) & ~(1 << clk->slot), MCFSDHC_CLK);
  199. }
  200. struct clk_ops clk_ops2 = {
  201. .enable = __clk_enable2,
  202. .disable = __clk_disable2,
  203. };
  204. static void __init m5441x_clk_init(void)
  205. {
  206. unsigned i;
  207. for (i = 0; i < ARRAY_SIZE(enable_clks); ++i)
  208. __clk_init_enabled(enable_clks[i]);
  209. /* make sure these clocks are disabled */
  210. for (i = 0; i < ARRAY_SIZE(disable_clks); ++i)
  211. __clk_init_disabled(disable_clks[i]);
  212. clkdev_add_table(m5411x_clk_lookup, ARRAY_SIZE(m5411x_clk_lookup));
  213. }
  214. static void __init m5441x_uarts_init(void)
  215. {
  216. __raw_writeb(0x0f, MCFGPIO_PAR_UART0);
  217. __raw_writeb(0x00, MCFGPIO_PAR_UART1);
  218. __raw_writeb(0x00, MCFGPIO_PAR_UART2);
  219. }
  220. static void __init m5441x_fec_init(void)
  221. {
  222. __raw_writeb(0x03, MCFGPIO_PAR_FEC);
  223. }
  224. void __init config_BSP(char *commandp, int size)
  225. {
  226. m5441x_clk_init();
  227. mach_sched_init = hw_timer_init;
  228. m5441x_uarts_init();
  229. m5441x_fec_init();
  230. }