fpu.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (C) 2018 Hangzhou C-SKY Microsystems co.,ltd.
  3. #include <linux/ptrace.h>
  4. #include <linux/uaccess.h>
  5. #include <abi/reg_ops.h>
  6. #define MTCR_MASK 0xFC00FFE0
  7. #define MFCR_MASK 0xFC00FFE0
  8. #define MTCR_DIST 0xC0006420
  9. #define MFCR_DIST 0xC0006020
  10. /*
  11. * fpu_libc_helper() is to help libc to excute:
  12. * - mfcr %a, cr<1, 2>
  13. * - mfcr %a, cr<2, 2>
  14. * - mtcr %a, cr<1, 2>
  15. * - mtcr %a, cr<2, 2>
  16. */
  17. int fpu_libc_helper(struct pt_regs *regs)
  18. {
  19. int fault;
  20. unsigned long instrptr, regx = 0;
  21. unsigned long index = 0, tmp = 0;
  22. unsigned long tinstr = 0;
  23. u16 instr_hi, instr_low;
  24. instrptr = instruction_pointer(regs);
  25. if (instrptr & 1)
  26. return 0;
  27. fault = __get_user(instr_low, (u16 *)instrptr);
  28. if (fault)
  29. return 0;
  30. fault = __get_user(instr_hi, (u16 *)(instrptr + 2));
  31. if (fault)
  32. return 0;
  33. tinstr = instr_hi | ((unsigned long)instr_low << 16);
  34. if (((tinstr >> 21) & 0x1F) != 2)
  35. return 0;
  36. if ((tinstr & MTCR_MASK) == MTCR_DIST) {
  37. index = (tinstr >> 16) & 0x1F;
  38. if (index > 13)
  39. return 0;
  40. tmp = tinstr & 0x1F;
  41. if (tmp > 2)
  42. return 0;
  43. regx = *(&regs->a0 + index);
  44. if (tmp == 1)
  45. mtcr("cr<1, 2>", regx);
  46. else if (tmp == 2)
  47. mtcr("cr<2, 2>", regx);
  48. else
  49. return 0;
  50. regs->pc += 4;
  51. return 1;
  52. }
  53. if ((tinstr & MFCR_MASK) == MFCR_DIST) {
  54. index = tinstr & 0x1F;
  55. if (index > 13)
  56. return 0;
  57. tmp = ((tinstr >> 16) & 0x1F);
  58. if (tmp > 2)
  59. return 0;
  60. if (tmp == 1)
  61. regx = mfcr("cr<1, 2>");
  62. else if (tmp == 2)
  63. regx = mfcr("cr<2, 2>");
  64. else
  65. return 0;
  66. *(&regs->a0 + index) = regx;
  67. regs->pc += 4;
  68. return 1;
  69. }
  70. return 0;
  71. }
  72. void fpu_fpe(struct pt_regs *regs)
  73. {
  74. int sig, code;
  75. unsigned int fesr;
  76. fesr = mfcr("cr<2, 2>");
  77. sig = SIGFPE;
  78. code = FPE_FLTUNK;
  79. if (fesr & FPE_ILLE) {
  80. sig = SIGILL;
  81. code = ILL_ILLOPC;
  82. } else if (fesr & FPE_IDC) {
  83. sig = SIGILL;
  84. code = ILL_ILLOPN;
  85. } else if (fesr & FPE_FEC) {
  86. sig = SIGFPE;
  87. if (fesr & FPE_IOC)
  88. code = FPE_FLTINV;
  89. else if (fesr & FPE_DZC)
  90. code = FPE_FLTDIV;
  91. else if (fesr & FPE_UFC)
  92. code = FPE_FLTUND;
  93. else if (fesr & FPE_OFC)
  94. code = FPE_FLTOVF;
  95. else if (fesr & FPE_IXC)
  96. code = FPE_FLTRES;
  97. }
  98. force_sig_fault(sig, code, (void __user *)regs->pc);
  99. }
  100. #define FMFVR_FPU_REGS(vrx, vry) \
  101. "fmfvrl %0, "#vrx"\n" \
  102. "fmfvrh %1, "#vrx"\n" \
  103. "fmfvrl %2, "#vry"\n" \
  104. "fmfvrh %3, "#vry"\n"
  105. #define FMTVR_FPU_REGS(vrx, vry) \
  106. "fmtvrl "#vrx", %0\n" \
  107. "fmtvrh "#vrx", %1\n" \
  108. "fmtvrl "#vry", %2\n" \
  109. "fmtvrh "#vry", %3\n"
  110. #define STW_FPU_REGS(a, b, c, d) \
  111. "stw %0, (%4, "#a")\n" \
  112. "stw %1, (%4, "#b")\n" \
  113. "stw %2, (%4, "#c")\n" \
  114. "stw %3, (%4, "#d")\n"
  115. #define LDW_FPU_REGS(a, b, c, d) \
  116. "ldw %0, (%4, "#a")\n" \
  117. "ldw %1, (%4, "#b")\n" \
  118. "ldw %2, (%4, "#c")\n" \
  119. "ldw %3, (%4, "#d")\n"
  120. void save_to_user_fp(struct user_fp *user_fp)
  121. {
  122. unsigned long flg;
  123. unsigned long tmp1, tmp2;
  124. unsigned long *fpregs;
  125. local_irq_save(flg);
  126. tmp1 = mfcr("cr<1, 2>");
  127. tmp2 = mfcr("cr<2, 2>");
  128. user_fp->fcr = tmp1;
  129. user_fp->fesr = tmp2;
  130. fpregs = &user_fp->vr[0];
  131. #ifdef CONFIG_CPU_HAS_FPUV2
  132. #ifdef CONFIG_CPU_HAS_VDSP
  133. asm volatile(
  134. "vstmu.32 vr0-vr3, (%0)\n"
  135. "vstmu.32 vr4-vr7, (%0)\n"
  136. "vstmu.32 vr8-vr11, (%0)\n"
  137. "vstmu.32 vr12-vr15, (%0)\n"
  138. "fstmu.64 vr16-vr31, (%0)\n"
  139. : "+a"(fpregs)
  140. ::"memory");
  141. #else
  142. asm volatile(
  143. "fstmu.64 vr0-vr31, (%0)\n"
  144. : "+a"(fpregs)
  145. ::"memory");
  146. #endif
  147. #else
  148. {
  149. unsigned long tmp3, tmp4;
  150. asm volatile(
  151. FMFVR_FPU_REGS(vr0, vr1)
  152. STW_FPU_REGS(0, 4, 16, 20)
  153. FMFVR_FPU_REGS(vr2, vr3)
  154. STW_FPU_REGS(32, 36, 48, 52)
  155. FMFVR_FPU_REGS(vr4, vr5)
  156. STW_FPU_REGS(64, 68, 80, 84)
  157. FMFVR_FPU_REGS(vr6, vr7)
  158. STW_FPU_REGS(96, 100, 112, 116)
  159. "addi %4, 128\n"
  160. FMFVR_FPU_REGS(vr8, vr9)
  161. STW_FPU_REGS(0, 4, 16, 20)
  162. FMFVR_FPU_REGS(vr10, vr11)
  163. STW_FPU_REGS(32, 36, 48, 52)
  164. FMFVR_FPU_REGS(vr12, vr13)
  165. STW_FPU_REGS(64, 68, 80, 84)
  166. FMFVR_FPU_REGS(vr14, vr15)
  167. STW_FPU_REGS(96, 100, 112, 116)
  168. : "=a"(tmp1), "=a"(tmp2), "=a"(tmp3),
  169. "=a"(tmp4), "+a"(fpregs)
  170. ::"memory");
  171. }
  172. #endif
  173. local_irq_restore(flg);
  174. }
  175. void restore_from_user_fp(struct user_fp *user_fp)
  176. {
  177. unsigned long flg;
  178. unsigned long tmp1, tmp2;
  179. unsigned long *fpregs;
  180. local_irq_save(flg);
  181. tmp1 = user_fp->fcr;
  182. tmp2 = user_fp->fesr;
  183. mtcr("cr<1, 2>", tmp1);
  184. mtcr("cr<2, 2>", tmp2);
  185. fpregs = &user_fp->vr[0];
  186. #ifdef CONFIG_CPU_HAS_FPUV2
  187. #ifdef CONFIG_CPU_HAS_VDSP
  188. asm volatile(
  189. "vldmu.32 vr0-vr3, (%0)\n"
  190. "vldmu.32 vr4-vr7, (%0)\n"
  191. "vldmu.32 vr8-vr11, (%0)\n"
  192. "vldmu.32 vr12-vr15, (%0)\n"
  193. "fldmu.64 vr16-vr31, (%0)\n"
  194. : "+a"(fpregs)
  195. ::"memory");
  196. #else
  197. asm volatile(
  198. "fldmu.64 vr0-vr31, (%0)\n"
  199. : "+a"(fpregs)
  200. ::"memory");
  201. #endif
  202. #else
  203. {
  204. unsigned long tmp3, tmp4;
  205. asm volatile(
  206. LDW_FPU_REGS(0, 4, 16, 20)
  207. FMTVR_FPU_REGS(vr0, vr1)
  208. LDW_FPU_REGS(32, 36, 48, 52)
  209. FMTVR_FPU_REGS(vr2, vr3)
  210. LDW_FPU_REGS(64, 68, 80, 84)
  211. FMTVR_FPU_REGS(vr4, vr5)
  212. LDW_FPU_REGS(96, 100, 112, 116)
  213. FMTVR_FPU_REGS(vr6, vr7)
  214. "addi %4, 128\n"
  215. LDW_FPU_REGS(0, 4, 16, 20)
  216. FMTVR_FPU_REGS(vr8, vr9)
  217. LDW_FPU_REGS(32, 36, 48, 52)
  218. FMTVR_FPU_REGS(vr10, vr11)
  219. LDW_FPU_REGS(64, 68, 80, 84)
  220. FMTVR_FPU_REGS(vr12, vr13)
  221. LDW_FPU_REGS(96, 100, 112, 116)
  222. FMTVR_FPU_REGS(vr14, vr15)
  223. : "=a"(tmp1), "=a"(tmp2), "=a"(tmp3),
  224. "=a"(tmp4), "+a"(fpregs)
  225. ::"memory");
  226. }
  227. #endif
  228. local_irq_restore(flg);
  229. }