tlb-v7.S 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * linux/arch/arm/mm/tlb-v7.S
  4. *
  5. * Copyright (C) 1997-2002 Russell King
  6. * Modified for ARMv7 by Catalin Marinas
  7. *
  8. * ARM architecture version 6 TLB handling functions.
  9. * These assume a split I/D TLB.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/linkage.h>
  13. #include <asm/assembler.h>
  14. #include <asm/asm-offsets.h>
  15. #include <asm/page.h>
  16. #include <asm/tlbflush.h>
  17. #include "proc-macros.S"
  18. /*
  19. * v7wbi_flush_user_tlb_range(start, end, vma)
  20. *
  21. * Invalidate a range of TLB entries in the specified address space.
  22. *
  23. * - start - start address (may not be aligned)
  24. * - end - end address (exclusive, may not be aligned)
  25. * - vma - vm_area_struct describing address range
  26. *
  27. * It is assumed that:
  28. * - the "Invalidate single entry" instruction will invalidate
  29. * both the I and the D TLBs on Harvard-style TLBs
  30. */
  31. ENTRY(v7wbi_flush_user_tlb_range)
  32. vma_vm_mm r3, r2 @ get vma->vm_mm
  33. mmid r3, r3 @ get vm_mm->context.id
  34. dsb ish
  35. mov r0, r0, lsr #PAGE_SHIFT @ align address
  36. mov r1, r1, lsr #PAGE_SHIFT
  37. asid r3, r3 @ mask ASID
  38. #ifdef CONFIG_ARM_ERRATA_720789
  39. ALT_SMP(W(mov) r3, #0 )
  40. ALT_UP(W(nop) )
  41. #endif
  42. orr r0, r3, r0, lsl #PAGE_SHIFT @ Create initial MVA
  43. mov r1, r1, lsl #PAGE_SHIFT
  44. 1:
  45. #ifdef CONFIG_ARM_ERRATA_720789
  46. ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable)
  47. #else
  48. ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
  49. #endif
  50. ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA
  51. add r0, r0, #PAGE_SZ
  52. cmp r0, r1
  53. blo 1b
  54. dsb ish
  55. ret lr
  56. ENDPROC(v7wbi_flush_user_tlb_range)
  57. /*
  58. * v7wbi_flush_kern_tlb_range(start,end)
  59. *
  60. * Invalidate a range of kernel TLB entries
  61. *
  62. * - start - start address (may not be aligned)
  63. * - end - end address (exclusive, may not be aligned)
  64. */
  65. ENTRY(v7wbi_flush_kern_tlb_range)
  66. dsb ish
  67. mov r0, r0, lsr #PAGE_SHIFT @ align address
  68. mov r1, r1, lsr #PAGE_SHIFT
  69. mov r0, r0, lsl #PAGE_SHIFT
  70. mov r1, r1, lsl #PAGE_SHIFT
  71. 1:
  72. #ifdef CONFIG_ARM_ERRATA_720789
  73. ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable)
  74. #else
  75. ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
  76. #endif
  77. ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA
  78. add r0, r0, #PAGE_SZ
  79. cmp r0, r1
  80. blo 1b
  81. dsb ish
  82. isb
  83. ret lr
  84. ENDPROC(v7wbi_flush_kern_tlb_range)
  85. __INIT
  86. /* define struct cpu_tlb_fns (see <asm/tlbflush.h> and proc-macros.S) */
  87. define_tlb_functions v7wbi, v7wbi_tlb_flags_up, flags_smp=v7wbi_tlb_flags_smp