tlb-v4wbi.S 1.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * linux/arch/arm/mm/tlbv4wbi.S
  4. *
  5. * Copyright (C) 1997-2002 Russell King
  6. *
  7. * ARM architecture version 4 and version 5 TLB handling functions.
  8. * These assume a split I/D TLBs, with a write buffer.
  9. *
  10. * Processors: ARM920 ARM922 ARM925 ARM926 XScale
  11. */
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/tlbflush.h>
  17. #include "proc-macros.S"
  18. /*
  19. * v4wb_flush_user_tlb_range(start, end, mm)
  20. *
  21. * Invalidate a range of TLB entries in the specified address space.
  22. *
  23. * - start - range start address
  24. * - end - range end address
  25. * - mm - mm_struct describing address space
  26. */
  27. .align 5
  28. ENTRY(v4wbi_flush_user_tlb_range)
  29. vma_vm_mm ip, r2
  30. act_mm r3 @ get current->active_mm
  31. eors r3, ip, r3 @ == mm ?
  32. retne lr @ no, we dont do anything
  33. mov r3, #0
  34. mcr p15, 0, r3, c7, c10, 4 @ drain WB
  35. vma_vm_flags r2, r2
  36. bic r0, r0, #0x0ff
  37. bic r0, r0, #0xf00
  38. 1: tst r2, #VM_EXEC
  39. mcrne p15, 0, r0, c8, c5, 1 @ invalidate I TLB entry
  40. mcr p15, 0, r0, c8, c6, 1 @ invalidate D TLB entry
  41. add r0, r0, #PAGE_SZ
  42. cmp r0, r1
  43. blo 1b
  44. ret lr
  45. ENTRY(v4wbi_flush_kern_tlb_range)
  46. mov r3, #0
  47. mcr p15, 0, r3, c7, c10, 4 @ drain WB
  48. bic r0, r0, #0x0ff
  49. bic r0, r0, #0xf00
  50. 1: mcr p15, 0, r0, c8, c5, 1 @ invalidate I TLB entry
  51. mcr p15, 0, r0, c8, c6, 1 @ invalidate D TLB entry
  52. add r0, r0, #PAGE_SZ
  53. cmp r0, r1
  54. blo 1b
  55. ret lr
  56. __INITDATA
  57. /* define struct cpu_tlb_fns (see <asm/tlbflush.h> and proc-macros.S) */
  58. define_tlb_functions v4wbi, v4wbi_tlb_flags