tlb-v4wb.S 1.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * linux/arch/arm/mm/tlbv4wb.S
  4. *
  5. * Copyright (C) 1997-2002 Russell King
  6. *
  7. * ARM architecture version 4 TLB handling functions.
  8. * These assume a split I/D TLBs w/o I TLB entry, with a write buffer.
  9. *
  10. * Processors: SA110 SA1100 SA1110
  11. */
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/tlbflush.h>
  17. #include "proc-macros.S"
  18. .align 5
  19. /*
  20. * v4wb_flush_user_tlb_range(start, end, mm)
  21. *
  22. * Invalidate a range of TLB entries in the specified address space.
  23. *
  24. * - start - range start address
  25. * - end - range end address
  26. * - mm - mm_struct describing address space
  27. */
  28. .align 5
  29. ENTRY(v4wb_flush_user_tlb_range)
  30. vma_vm_mm ip, r2
  31. act_mm r3 @ get current->active_mm
  32. eors r3, ip, r3 @ == mm ?
  33. retne lr @ no, we dont do anything
  34. vma_vm_flags r2, r2
  35. mcr p15, 0, r3, c7, c10, 4 @ drain WB
  36. tst r2, #VM_EXEC
  37. mcrne p15, 0, r3, c8, c5, 0 @ invalidate I TLB
  38. bic r0, r0, #0x0ff
  39. bic r0, r0, #0xf00
  40. 1: mcr p15, 0, r0, c8, c6, 1 @ invalidate D TLB entry
  41. add r0, r0, #PAGE_SZ
  42. cmp r0, r1
  43. blo 1b
  44. ret lr
  45. /*
  46. * v4_flush_kern_tlb_range(start, end)
  47. *
  48. * Invalidate a range of TLB entries in the specified kernel
  49. * address range.
  50. *
  51. * - start - virtual address (may not be aligned)
  52. * - end - virtual address (may not be aligned)
  53. */
  54. ENTRY(v4wb_flush_kern_tlb_range)
  55. mov r3, #0
  56. mcr p15, 0, r3, c7, c10, 4 @ drain WB
  57. bic r0, r0, #0x0ff
  58. bic r0, r0, #0xf00
  59. mcr p15, 0, r3, c8, c5, 0 @ invalidate I TLB
  60. 1: mcr p15, 0, r0, c8, c6, 1 @ invalidate D TLB entry
  61. add r0, r0, #PAGE_SZ
  62. cmp r0, r1
  63. blo 1b
  64. ret lr
  65. __INITDATA
  66. /* define struct cpu_tlb_fns (see <asm/tlbflush.h> and proc-macros.S) */
  67. define_tlb_functions v4wb, v4wb_tlb_flags