proc-v7-2level.S 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * arch/arm/mm/proc-v7-2level.S
  4. *
  5. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  6. */
  7. #define TTB_S (1 << 1)
  8. #define TTB_RGN_NC (0 << 3)
  9. #define TTB_RGN_OC_WBWA (1 << 3)
  10. #define TTB_RGN_OC_WT (2 << 3)
  11. #define TTB_RGN_OC_WB (3 << 3)
  12. #define TTB_NOS (1 << 5)
  13. #define TTB_IRGN_NC ((0 << 0) | (0 << 6))
  14. #define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
  15. #define TTB_IRGN_WT ((1 << 0) | (0 << 6))
  16. #define TTB_IRGN_WB ((1 << 0) | (1 << 6))
  17. /* PTWs cacheable, inner WB not shareable, outer WB not shareable */
  18. #define TTB_FLAGS_UP TTB_IRGN_WB|TTB_RGN_OC_WB
  19. #define PMD_FLAGS_UP PMD_SECT_WB
  20. /* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
  21. #define TTB_FLAGS_SMP TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
  22. #define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
  23. /*
  24. * cpu_v7_switch_mm(pgd_phys, tsk)
  25. *
  26. * Set the translation table base pointer to be pgd_phys
  27. *
  28. * - pgd_phys - physical address of new TTB
  29. *
  30. * It is assumed that:
  31. * - we are not using split page tables
  32. *
  33. * Note that we always need to flush BTAC/BTB if IBE is set
  34. * even on Cortex-A8 revisions not affected by 430973.
  35. * If IBE is not set, the flush BTAC/BTB won't do anything.
  36. */
  37. ENTRY(cpu_v7_switch_mm)
  38. #ifdef CONFIG_MMU
  39. mmid r1, r1 @ get mm->context.id
  40. ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
  41. ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
  42. #ifdef CONFIG_PID_IN_CONTEXTIDR
  43. mrc p15, 0, r2, c13, c0, 1 @ read current context ID
  44. lsr r2, r2, #8 @ extract the PID
  45. bfi r1, r2, #8, #24 @ insert into new context ID
  46. #endif
  47. #ifdef CONFIG_ARM_ERRATA_754322
  48. dsb
  49. #endif
  50. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  51. isb
  52. mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  53. isb
  54. #endif
  55. bx lr
  56. ENDPROC(cpu_v7_switch_mm)
  57. /*
  58. * cpu_v7_set_pte_ext(ptep, pte)
  59. *
  60. * Set a level 2 translation table entry.
  61. *
  62. * - ptep - pointer to level 2 translation table entry
  63. * (hardware version is stored at +2048 bytes)
  64. * - pte - PTE value to store
  65. * - ext - value for extended PTE bits
  66. */
  67. ENTRY(cpu_v7_set_pte_ext)
  68. #ifdef CONFIG_MMU
  69. str r1, [r0] @ linux version
  70. bic r3, r1, #0x000003f0
  71. bic r3, r3, #PTE_TYPE_MASK
  72. orr r3, r3, r2
  73. orr r3, r3, #PTE_EXT_AP0 | 2
  74. tst r1, #1 << 4
  75. orrne r3, r3, #PTE_EXT_TEX(1)
  76. eor r1, r1, #L_PTE_DIRTY
  77. tst r1, #L_PTE_RDONLY | L_PTE_DIRTY
  78. orrne r3, r3, #PTE_EXT_APX
  79. tst r1, #L_PTE_USER
  80. orrne r3, r3, #PTE_EXT_AP1
  81. tst r1, #L_PTE_XN
  82. orrne r3, r3, #PTE_EXT_XN
  83. tst r1, #L_PTE_YOUNG
  84. tstne r1, #L_PTE_VALID
  85. eorne r1, r1, #L_PTE_NONE
  86. tstne r1, #L_PTE_NONE
  87. moveq r3, #0
  88. ARM( str r3, [r0, #2048]! )
  89. THUMB( add r0, r0, #2048 )
  90. THUMB( str r3, [r0] )
  91. ALT_SMP(W(nop))
  92. ALT_UP (mcr p15, 0, r0, c7, c10, 1) @ flush_pte
  93. #endif
  94. bx lr
  95. ENDPROC(cpu_v7_set_pte_ext)
  96. /*
  97. * Memory region attributes with SCTLR.TRE=1
  98. *
  99. * n = TEX[0],C,B
  100. * TR = PRRR[2n+1:2n] - memory type
  101. * IR = NMRR[2n+1:2n] - inner cacheable property
  102. * OR = NMRR[2n+17:2n+16] - outer cacheable property
  103. *
  104. * n TR IR OR
  105. * UNCACHED 000 00
  106. * BUFFERABLE 001 10 00 00
  107. * WRITETHROUGH 010 10 10 10
  108. * WRITEBACK 011 10 11 11
  109. * reserved 110
  110. * WRITEALLOC 111 10 01 01
  111. * DEV_SHARED 100 01
  112. * DEV_NONSHARED 100 01
  113. * DEV_WC 001 10
  114. * DEV_CACHED 011 10
  115. *
  116. * Other attributes:
  117. *
  118. * DS0 = PRRR[16] = 0 - device shareable property
  119. * DS1 = PRRR[17] = 1 - device shareable property
  120. * NS0 = PRRR[18] = 0 - normal shareable property
  121. * NS1 = PRRR[19] = 1 - normal shareable property
  122. * NOS = PRRR[24+n] = 1 - not outer shareable
  123. */
  124. .equ PRRR, 0xff0a81a8
  125. .equ NMRR, 0x40e040e0
  126. /*
  127. * Macro for setting up the TTBRx and TTBCR registers.
  128. * - \ttb0 and \ttb1 updated with the corresponding flags.
  129. */
  130. .macro v7_ttb_setup, zero, ttbr0l, ttbr0h, ttbr1, tmp
  131. mcr p15, 0, \zero, c2, c0, 2 @ TTB control register
  132. ALT_SMP(orr \ttbr0l, \ttbr0l, #TTB_FLAGS_SMP)
  133. ALT_UP(orr \ttbr0l, \ttbr0l, #TTB_FLAGS_UP)
  134. ALT_SMP(orr \ttbr1, \ttbr1, #TTB_FLAGS_SMP)
  135. ALT_UP(orr \ttbr1, \ttbr1, #TTB_FLAGS_UP)
  136. mcr p15, 0, \ttbr1, c2, c0, 1 @ load TTB1
  137. .endm
  138. /* AT
  139. * TFR EV X F I D LR S
  140. * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
  141. * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
  142. * 01 0 110 0011 1100 .111 1101 < we want
  143. */
  144. .align 2
  145. .type v7_crval, #object
  146. v7_crval:
  147. crval clear=0x2120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c