s3c64xx.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Copyright (c) 2011 Samsung Electronics Co., Ltd.
  4. // http://www.samsung.com
  5. //
  6. // Copyright 2008 Openmoko, Inc.
  7. // Copyright 2008 Simtec Electronics
  8. // Ben Dooks <[email protected]>
  9. // http://armlinux.simtec.co.uk/
  10. //
  11. // Common Codes for S3C64XX machines
  12. /*
  13. * NOTE: Code in this file is not used when booting with Device Tree support.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/ioport.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/serial_s3c.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/reboot.h>
  24. #include <linux/io.h>
  25. #include <linux/clk/samsung.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/irq.h>
  28. #include <linux/gpio.h>
  29. #include <linux/irqchip/arm-vic.h>
  30. #include <clocksource/samsung_pwm.h>
  31. #include <asm/mach/arch.h>
  32. #include <asm/mach/map.h>
  33. #include <asm/system_misc.h>
  34. #include "map.h"
  35. #include "irqs.h"
  36. #include "regs-gpio.h"
  37. #include "gpio-samsung.h"
  38. #include "cpu.h"
  39. #include "devs.h"
  40. #include "pm.h"
  41. #include "gpio-cfg.h"
  42. #include "pwm-core.h"
  43. #include "regs-irqtype.h"
  44. #include "s3c64xx.h"
  45. #include "irq-uart-s3c64xx.h"
  46. /* External clock frequency */
  47. static unsigned long xtal_f __ro_after_init = 12000000;
  48. static unsigned long xusbxti_f __ro_after_init = 48000000;
  49. void __init s3c64xx_set_xtal_freq(unsigned long freq)
  50. {
  51. xtal_f = freq;
  52. }
  53. void __init s3c64xx_set_xusbxti_freq(unsigned long freq)
  54. {
  55. xusbxti_f = freq;
  56. }
  57. /* uart registration process */
  58. static void __init s3c64xx_init_uarts(struct s3c2410_uartcfg *cfg, int no)
  59. {
  60. s3c24xx_init_uartdevs("s3c6400-uart", s3c64xx_uart_resources, cfg, no);
  61. }
  62. /* table of supported CPUs */
  63. static const char name_s3c6400[] = "S3C6400";
  64. static const char name_s3c6410[] = "S3C6410";
  65. static struct cpu_table cpu_ids[] __initdata = {
  66. {
  67. .idcode = S3C6400_CPU_ID,
  68. .idmask = S3C64XX_CPU_MASK,
  69. .map_io = s3c6400_map_io,
  70. .init_uarts = s3c64xx_init_uarts,
  71. .init = s3c6400_init,
  72. .name = name_s3c6400,
  73. }, {
  74. .idcode = S3C6410_CPU_ID,
  75. .idmask = S3C64XX_CPU_MASK,
  76. .map_io = s3c6410_map_io,
  77. .init_uarts = s3c64xx_init_uarts,
  78. .init = s3c6410_init,
  79. .name = name_s3c6410,
  80. },
  81. };
  82. /* minimal IO mapping */
  83. /*
  84. * note, for the boot process to work we have to keep the UART
  85. * virtual address aligned to an 1MiB boundary for the L1
  86. * mapping the head code makes. We keep the UART virtual address
  87. * aligned and add in the offset when we load the value here.
  88. */
  89. #define UART_OFFS (S3C_PA_UART & 0xfffff)
  90. static struct map_desc s3c_iodesc[] __initdata = {
  91. {
  92. .virtual = (unsigned long)S3C_VA_SYS,
  93. .pfn = __phys_to_pfn(S3C64XX_PA_SYSCON),
  94. .length = SZ_4K,
  95. .type = MT_DEVICE,
  96. }, {
  97. .virtual = (unsigned long)S3C_VA_MEM,
  98. .pfn = __phys_to_pfn(S3C64XX_PA_SROM),
  99. .length = SZ_4K,
  100. .type = MT_DEVICE,
  101. }, {
  102. .virtual = (unsigned long)(S3C_VA_UART + UART_OFFS),
  103. .pfn = __phys_to_pfn(S3C_PA_UART),
  104. .length = SZ_4K,
  105. .type = MT_DEVICE,
  106. }, {
  107. .virtual = (unsigned long)VA_VIC0,
  108. .pfn = __phys_to_pfn(S3C64XX_PA_VIC0),
  109. .length = SZ_16K,
  110. .type = MT_DEVICE,
  111. }, {
  112. .virtual = (unsigned long)VA_VIC1,
  113. .pfn = __phys_to_pfn(S3C64XX_PA_VIC1),
  114. .length = SZ_16K,
  115. .type = MT_DEVICE,
  116. }, {
  117. .virtual = (unsigned long)S3C_VA_TIMER,
  118. .pfn = __phys_to_pfn(S3C_PA_TIMER),
  119. .length = SZ_16K,
  120. .type = MT_DEVICE,
  121. }, {
  122. .virtual = (unsigned long)S3C64XX_VA_GPIO,
  123. .pfn = __phys_to_pfn(S3C64XX_PA_GPIO),
  124. .length = SZ_4K,
  125. .type = MT_DEVICE,
  126. }, {
  127. .virtual = (unsigned long)S3C64XX_VA_MODEM,
  128. .pfn = __phys_to_pfn(S3C64XX_PA_MODEM),
  129. .length = SZ_4K,
  130. .type = MT_DEVICE,
  131. }, {
  132. .virtual = (unsigned long)S3C_VA_WATCHDOG,
  133. .pfn = __phys_to_pfn(S3C64XX_PA_WATCHDOG),
  134. .length = SZ_4K,
  135. .type = MT_DEVICE,
  136. }, {
  137. .virtual = (unsigned long)S3C_VA_USB_HSPHY,
  138. .pfn = __phys_to_pfn(S3C64XX_PA_USB_HSPHY),
  139. .length = SZ_1K,
  140. .type = MT_DEVICE,
  141. },
  142. };
  143. static struct bus_type s3c64xx_subsys = {
  144. .name = "s3c64xx-core",
  145. .dev_name = "s3c64xx-core",
  146. };
  147. static struct device s3c64xx_dev = {
  148. .bus = &s3c64xx_subsys,
  149. };
  150. static struct samsung_pwm_variant s3c64xx_pwm_variant = {
  151. .bits = 32,
  152. .div_base = 0,
  153. .has_tint_cstat = true,
  154. .tclk_mask = (1 << 7) | (1 << 6) | (1 << 5),
  155. };
  156. void __init s3c64xx_set_timer_source(enum s3c64xx_timer_mode event,
  157. enum s3c64xx_timer_mode source)
  158. {
  159. s3c64xx_pwm_variant.output_mask = BIT(SAMSUNG_PWM_NUM) - 1;
  160. s3c64xx_pwm_variant.output_mask &= ~(BIT(event) | BIT(source));
  161. }
  162. void __init s3c64xx_timer_init(void)
  163. {
  164. unsigned int timer_irqs[SAMSUNG_PWM_NUM] = {
  165. IRQ_TIMER0_VIC, IRQ_TIMER1_VIC, IRQ_TIMER2_VIC,
  166. IRQ_TIMER3_VIC, IRQ_TIMER4_VIC,
  167. };
  168. samsung_pwm_clocksource_init(S3C_VA_TIMER,
  169. timer_irqs, &s3c64xx_pwm_variant);
  170. }
  171. /* read cpu identification code */
  172. void __init s3c64xx_init_io(struct map_desc *mach_desc, int size)
  173. {
  174. /* initialise the io descriptors we need for initialisation */
  175. iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
  176. iotable_init(mach_desc, size);
  177. /* detect cpu id */
  178. s3c64xx_init_cpu();
  179. s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
  180. samsung_pwm_set_platdata(&s3c64xx_pwm_variant);
  181. }
  182. static __init int s3c64xx_dev_init(void)
  183. {
  184. /* Not applicable when using DT. */
  185. if (of_have_populated_dt() || !soc_is_s3c64xx())
  186. return 0;
  187. subsys_system_register(&s3c64xx_subsys, NULL);
  188. return device_register(&s3c64xx_dev);
  189. }
  190. core_initcall(s3c64xx_dev_init);
  191. /*
  192. * setup the sources the vic should advertise resume
  193. * for, even though it is not doing the wake
  194. * (set_irq_wake needs to be valid)
  195. */
  196. #define IRQ_VIC0_RESUME (1 << (IRQ_RTC_TIC - IRQ_VIC0_BASE))
  197. #define IRQ_VIC1_RESUME (1 << (IRQ_RTC_ALARM - IRQ_VIC1_BASE) | \
  198. 1 << (IRQ_PENDN - IRQ_VIC1_BASE) | \
  199. 1 << (IRQ_HSMMC0 - IRQ_VIC1_BASE) | \
  200. 1 << (IRQ_HSMMC1 - IRQ_VIC1_BASE) | \
  201. 1 << (IRQ_HSMMC2 - IRQ_VIC1_BASE))
  202. void __init s3c64xx_init_irq(u32 vic0_valid, u32 vic1_valid)
  203. {
  204. s3c64xx_clk_init(NULL, xtal_f, xusbxti_f, soc_is_s3c6400(), S3C_VA_SYS);
  205. printk(KERN_DEBUG "%s: initialising interrupts\n", __func__);
  206. /* initialise the pair of VICs */
  207. vic_init(VA_VIC0, IRQ_VIC0_BASE, vic0_valid, IRQ_VIC0_RESUME);
  208. vic_init(VA_VIC1, IRQ_VIC1_BASE, vic1_valid, IRQ_VIC1_RESUME);
  209. }
  210. #define eint_offset(irq) ((irq) - IRQ_EINT(0))
  211. #define eint_irq_to_bit(irq) ((u32)(1 << eint_offset(irq)))
  212. static inline void s3c_irq_eint_mask(struct irq_data *data)
  213. {
  214. u32 mask;
  215. mask = __raw_readl(S3C64XX_EINT0MASK);
  216. mask |= (u32)data->chip_data;
  217. __raw_writel(mask, S3C64XX_EINT0MASK);
  218. }
  219. static void s3c_irq_eint_unmask(struct irq_data *data)
  220. {
  221. u32 mask;
  222. mask = __raw_readl(S3C64XX_EINT0MASK);
  223. mask &= ~((u32)data->chip_data);
  224. __raw_writel(mask, S3C64XX_EINT0MASK);
  225. }
  226. static inline void s3c_irq_eint_ack(struct irq_data *data)
  227. {
  228. __raw_writel((u32)data->chip_data, S3C64XX_EINT0PEND);
  229. }
  230. static void s3c_irq_eint_maskack(struct irq_data *data)
  231. {
  232. /* compiler should in-line these */
  233. s3c_irq_eint_mask(data);
  234. s3c_irq_eint_ack(data);
  235. }
  236. static int s3c_irq_eint_set_type(struct irq_data *data, unsigned int type)
  237. {
  238. int offs = eint_offset(data->irq);
  239. int pin, pin_val;
  240. int shift;
  241. u32 ctrl, mask;
  242. u32 newvalue = 0;
  243. void __iomem *reg;
  244. if (offs > 27)
  245. return -EINVAL;
  246. if (offs <= 15)
  247. reg = S3C64XX_EINT0CON0;
  248. else
  249. reg = S3C64XX_EINT0CON1;
  250. switch (type) {
  251. case IRQ_TYPE_NONE:
  252. printk(KERN_WARNING "No edge setting!\n");
  253. break;
  254. case IRQ_TYPE_EDGE_RISING:
  255. newvalue = S3C2410_EXTINT_RISEEDGE;
  256. break;
  257. case IRQ_TYPE_EDGE_FALLING:
  258. newvalue = S3C2410_EXTINT_FALLEDGE;
  259. break;
  260. case IRQ_TYPE_EDGE_BOTH:
  261. newvalue = S3C2410_EXTINT_BOTHEDGE;
  262. break;
  263. case IRQ_TYPE_LEVEL_LOW:
  264. newvalue = S3C2410_EXTINT_LOWLEV;
  265. break;
  266. case IRQ_TYPE_LEVEL_HIGH:
  267. newvalue = S3C2410_EXTINT_HILEV;
  268. break;
  269. default:
  270. printk(KERN_ERR "No such irq type %d", type);
  271. return -1;
  272. }
  273. if (offs <= 15)
  274. shift = (offs / 2) * 4;
  275. else
  276. shift = ((offs - 16) / 2) * 4;
  277. mask = 0x7 << shift;
  278. ctrl = __raw_readl(reg);
  279. ctrl &= ~mask;
  280. ctrl |= newvalue << shift;
  281. __raw_writel(ctrl, reg);
  282. /* set the GPIO pin appropriately */
  283. if (offs < 16) {
  284. pin = S3C64XX_GPN(offs);
  285. pin_val = S3C_GPIO_SFN(2);
  286. } else if (offs < 23) {
  287. pin = S3C64XX_GPL(offs + 8 - 16);
  288. pin_val = S3C_GPIO_SFN(3);
  289. } else {
  290. pin = S3C64XX_GPM(offs - 23);
  291. pin_val = S3C_GPIO_SFN(3);
  292. }
  293. s3c_gpio_cfgpin(pin, pin_val);
  294. return 0;
  295. }
  296. static struct irq_chip s3c_irq_eint = {
  297. .name = "s3c-eint",
  298. .irq_mask = s3c_irq_eint_mask,
  299. .irq_unmask = s3c_irq_eint_unmask,
  300. .irq_mask_ack = s3c_irq_eint_maskack,
  301. .irq_ack = s3c_irq_eint_ack,
  302. .irq_set_type = s3c_irq_eint_set_type,
  303. .irq_set_wake = s3c_irqext_wake,
  304. };
  305. /* s3c_irq_demux_eint
  306. *
  307. * This function demuxes the IRQ from the group0 external interrupts,
  308. * from IRQ_EINT(0) to IRQ_EINT(27). It is designed to be inlined into
  309. * the specific handlers s3c_irq_demux_eintX_Y.
  310. */
  311. static inline void s3c_irq_demux_eint(unsigned int start, unsigned int end)
  312. {
  313. u32 status = __raw_readl(S3C64XX_EINT0PEND);
  314. u32 mask = __raw_readl(S3C64XX_EINT0MASK);
  315. unsigned int irq;
  316. status &= ~mask;
  317. status >>= start;
  318. status &= (1 << (end - start + 1)) - 1;
  319. for (irq = IRQ_EINT(start); irq <= IRQ_EINT(end); irq++) {
  320. if (status & 1)
  321. generic_handle_irq(irq);
  322. status >>= 1;
  323. }
  324. }
  325. static void s3c_irq_demux_eint0_3(struct irq_desc *desc)
  326. {
  327. s3c_irq_demux_eint(0, 3);
  328. }
  329. static void s3c_irq_demux_eint4_11(struct irq_desc *desc)
  330. {
  331. s3c_irq_demux_eint(4, 11);
  332. }
  333. static void s3c_irq_demux_eint12_19(struct irq_desc *desc)
  334. {
  335. s3c_irq_demux_eint(12, 19);
  336. }
  337. static void s3c_irq_demux_eint20_27(struct irq_desc *desc)
  338. {
  339. s3c_irq_demux_eint(20, 27);
  340. }
  341. static int __init s3c64xx_init_irq_eint(void)
  342. {
  343. int irq;
  344. /* On DT-enabled systems EINTs are handled by pinctrl-s3c64xx driver. */
  345. if (of_have_populated_dt() || !soc_is_s3c64xx())
  346. return -ENODEV;
  347. for (irq = IRQ_EINT(0); irq <= IRQ_EINT(27); irq++) {
  348. irq_set_chip_and_handler(irq, &s3c_irq_eint, handle_level_irq);
  349. irq_set_chip_data(irq, (void *)eint_irq_to_bit(irq));
  350. irq_clear_status_flags(irq, IRQ_NOREQUEST);
  351. }
  352. irq_set_chained_handler(IRQ_EINT0_3, s3c_irq_demux_eint0_3);
  353. irq_set_chained_handler(IRQ_EINT4_11, s3c_irq_demux_eint4_11);
  354. irq_set_chained_handler(IRQ_EINT12_19, s3c_irq_demux_eint12_19);
  355. irq_set_chained_handler(IRQ_EINT20_27, s3c_irq_demux_eint20_27);
  356. return 0;
  357. }
  358. arch_initcall(s3c64xx_init_irq_eint);
  359. #ifndef CONFIG_COMPILE_TEST
  360. #pragma message "The platform is deprecated and scheduled for removal. " \
  361. "Please reach to the maintainers of the platform " \
  362. "and [email protected] if you still use it." \
  363. "Without such feedback, the platform will be removed after 2024."
  364. #endif