regs-gpio-s3c64xx.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* linux/arch/arm/plat-s3c64xx/include/mach/regs-gpio.h
  3. *
  4. * Copyright 2008 Openmoko, Inc.
  5. * Copyright 2008 Simtec Electronics
  6. * Ben Dooks <[email protected]>
  7. * http://armlinux.simtec.co.uk/
  8. *
  9. * S3C64XX - GPIO register definitions
  10. */
  11. #ifndef __ASM_PLAT_S3C64XX_REGS_GPIO_H
  12. #define __ASM_PLAT_S3C64XX_REGS_GPIO_H __FILE__
  13. /* Base addresses for each of the banks */
  14. #define S3C64XX_GPIOREG(reg) (S3C64XX_VA_GPIO + (reg))
  15. #define S3C64XX_GPA_BASE S3C64XX_GPIOREG(0x0000)
  16. #define S3C64XX_GPB_BASE S3C64XX_GPIOREG(0x0020)
  17. #define S3C64XX_GPC_BASE S3C64XX_GPIOREG(0x0040)
  18. #define S3C64XX_GPD_BASE S3C64XX_GPIOREG(0x0060)
  19. #define S3C64XX_GPE_BASE S3C64XX_GPIOREG(0x0080)
  20. #define S3C64XX_GPF_BASE S3C64XX_GPIOREG(0x00A0)
  21. #define S3C64XX_GPG_BASE S3C64XX_GPIOREG(0x00C0)
  22. #define S3C64XX_GPH_BASE S3C64XX_GPIOREG(0x00E0)
  23. #define S3C64XX_GPI_BASE S3C64XX_GPIOREG(0x0100)
  24. #define S3C64XX_GPJ_BASE S3C64XX_GPIOREG(0x0120)
  25. #define S3C64XX_GPK_BASE S3C64XX_GPIOREG(0x0800)
  26. #define S3C64XX_GPL_BASE S3C64XX_GPIOREG(0x0810)
  27. #define S3C64XX_GPM_BASE S3C64XX_GPIOREG(0x0820)
  28. #define S3C64XX_GPN_BASE S3C64XX_GPIOREG(0x0830)
  29. #define S3C64XX_GPO_BASE S3C64XX_GPIOREG(0x0140)
  30. #define S3C64XX_GPP_BASE S3C64XX_GPIOREG(0x0160)
  31. #define S3C64XX_GPQ_BASE S3C64XX_GPIOREG(0x0180)
  32. /* SPCON */
  33. #define S3C64XX_SPCON S3C64XX_GPIOREG(0x1A0)
  34. #define S3C64XX_SPCON_DRVCON_CAM_MASK (0x3 << 30)
  35. #define S3C64XX_SPCON_DRVCON_CAM_SHIFT (30)
  36. #define S3C64XX_SPCON_DRVCON_CAM_2mA (0x0 << 30)
  37. #define S3C64XX_SPCON_DRVCON_CAM_4mA (0x1 << 30)
  38. #define S3C64XX_SPCON_DRVCON_CAM_7mA (0x2 << 30)
  39. #define S3C64XX_SPCON_DRVCON_CAM_9mA (0x3 << 30)
  40. #define S3C64XX_SPCON_DRVCON_HSSPI_MASK (0x3 << 28)
  41. #define S3C64XX_SPCON_DRVCON_HSSPI_SHIFT (28)
  42. #define S3C64XX_SPCON_DRVCON_HSSPI_2mA (0x0 << 28)
  43. #define S3C64XX_SPCON_DRVCON_HSSPI_4mA (0x1 << 28)
  44. #define S3C64XX_SPCON_DRVCON_HSSPI_7mA (0x2 << 28)
  45. #define S3C64XX_SPCON_DRVCON_HSSPI_9mA (0x3 << 28)
  46. #define S3C64XX_SPCON_DRVCON_HSMMC_MASK (0x3 << 26)
  47. #define S3C64XX_SPCON_DRVCON_HSMMC_SHIFT (26)
  48. #define S3C64XX_SPCON_DRVCON_HSMMC_2mA (0x0 << 26)
  49. #define S3C64XX_SPCON_DRVCON_HSMMC_4mA (0x1 << 26)
  50. #define S3C64XX_SPCON_DRVCON_HSMMC_7mA (0x2 << 26)
  51. #define S3C64XX_SPCON_DRVCON_HSMMC_9mA (0x3 << 26)
  52. #define S3C64XX_SPCON_DRVCON_LCD_MASK (0x3 << 24)
  53. #define S3C64XX_SPCON_DRVCON_LCD_SHIFT (24)
  54. #define S3C64XX_SPCON_DRVCON_LCD_2mA (0x0 << 24)
  55. #define S3C64XX_SPCON_DRVCON_LCD_4mA (0x1 << 24)
  56. #define S3C64XX_SPCON_DRVCON_LCD_7mA (0x2 << 24)
  57. #define S3C64XX_SPCON_DRVCON_LCD_9mA (0x3 << 24)
  58. #define S3C64XX_SPCON_DRVCON_MODEM_MASK (0x3 << 22)
  59. #define S3C64XX_SPCON_DRVCON_MODEM_SHIFT (22)
  60. #define S3C64XX_SPCON_DRVCON_MODEM_2mA (0x0 << 22)
  61. #define S3C64XX_SPCON_DRVCON_MODEM_4mA (0x1 << 22)
  62. #define S3C64XX_SPCON_DRVCON_MODEM_7mA (0x2 << 22)
  63. #define S3C64XX_SPCON_DRVCON_MODEM_9mA (0x3 << 22)
  64. #define S3C64XX_SPCON_nRSTOUT_OEN (1 << 21)
  65. #define S3C64XX_SPCON_DRVCON_SPICLK1_MASK (0x3 << 18)
  66. #define S3C64XX_SPCON_DRVCON_SPICLK1_SHIFT (18)
  67. #define S3C64XX_SPCON_DRVCON_SPICLK1_2mA (0x0 << 18)
  68. #define S3C64XX_SPCON_DRVCON_SPICLK1_4mA (0x1 << 18)
  69. #define S3C64XX_SPCON_DRVCON_SPICLK1_7mA (0x2 << 18)
  70. #define S3C64XX_SPCON_DRVCON_SPICLK1_9mA (0x3 << 18)
  71. #define S3C64XX_SPCON_MEM1_DQS_PUD_MASK (0x3 << 16)
  72. #define S3C64XX_SPCON_MEM1_DQS_PUD_SHIFT (16)
  73. #define S3C64XX_SPCON_MEM1_DQS_PUD_DISABLED (0x0 << 16)
  74. #define S3C64XX_SPCON_MEM1_DQS_PUD_DOWN (0x1 << 16)
  75. #define S3C64XX_SPCON_MEM1_DQS_PUD_UP (0x2 << 16)
  76. #define S3C64XX_SPCON_MEM1_D_PUD1_MASK (0x3 << 14)
  77. #define S3C64XX_SPCON_MEM1_D_PUD1_SHIFT (14)
  78. #define S3C64XX_SPCON_MEM1_D_PUD1_DISABLED (0x0 << 14)
  79. #define S3C64XX_SPCON_MEM1_D_PUD1_DOWN (0x1 << 14)
  80. #define S3C64XX_SPCON_MEM1_D_PUD1_UP (0x2 << 14)
  81. #define S3C64XX_SPCON_MEM1_D_PUD0_MASK (0x3 << 12)
  82. #define S3C64XX_SPCON_MEM1_D_PUD0_SHIFT (12)
  83. #define S3C64XX_SPCON_MEM1_D_PUD0_DISABLED (0x0 << 12)
  84. #define S3C64XX_SPCON_MEM1_D_PUD0_DOWN (0x1 << 12)
  85. #define S3C64XX_SPCON_MEM1_D_PUD0_UP (0x2 << 12)
  86. #define S3C64XX_SPCON_MEM0_D_PUD_MASK (0x3 << 8)
  87. #define S3C64XX_SPCON_MEM0_D_PUD_SHIFT (8)
  88. #define S3C64XX_SPCON_MEM0_D_PUD_DISABLED (0x0 << 8)
  89. #define S3C64XX_SPCON_MEM0_D_PUD_DOWN (0x1 << 8)
  90. #define S3C64XX_SPCON_MEM0_D_PUD_UP (0x2 << 8)
  91. #define S3C64XX_SPCON_USBH_DMPD (1 << 7)
  92. #define S3C64XX_SPCON_USBH_DPPD (1 << 6)
  93. #define S3C64XX_SPCON_USBH_PUSW2 (1 << 5)
  94. #define S3C64XX_SPCON_USBH_PUSW1 (1 << 4)
  95. #define S3C64XX_SPCON_USBH_SUSPND (1 << 3)
  96. #define S3C64XX_SPCON_LCD_SEL_MASK (0x3 << 0)
  97. #define S3C64XX_SPCON_LCD_SEL_SHIFT (0)
  98. #define S3C64XX_SPCON_LCD_SEL_HOST (0x0 << 0)
  99. #define S3C64XX_SPCON_LCD_SEL_RGB (0x1 << 0)
  100. #define S3C64XX_SPCON_LCD_SEL_606_656 (0x2 << 0)
  101. /* External interrupt registers */
  102. #define S3C64XX_EINT12CON S3C64XX_GPIOREG(0x200)
  103. #define S3C64XX_EINT34CON S3C64XX_GPIOREG(0x204)
  104. #define S3C64XX_EINT56CON S3C64XX_GPIOREG(0x208)
  105. #define S3C64XX_EINT78CON S3C64XX_GPIOREG(0x20C)
  106. #define S3C64XX_EINT9CON S3C64XX_GPIOREG(0x210)
  107. #define S3C64XX_EINT12FLTCON S3C64XX_GPIOREG(0x220)
  108. #define S3C64XX_EINT34FLTCON S3C64XX_GPIOREG(0x224)
  109. #define S3C64XX_EINT56FLTCON S3C64XX_GPIOREG(0x228)
  110. #define S3C64XX_EINT78FLTCON S3C64XX_GPIOREG(0x22C)
  111. #define S3C64XX_EINT9FLTCON S3C64XX_GPIOREG(0x230)
  112. #define S3C64XX_EINT12MASK S3C64XX_GPIOREG(0x240)
  113. #define S3C64XX_EINT34MASK S3C64XX_GPIOREG(0x244)
  114. #define S3C64XX_EINT56MASK S3C64XX_GPIOREG(0x248)
  115. #define S3C64XX_EINT78MASK S3C64XX_GPIOREG(0x24C)
  116. #define S3C64XX_EINT9MASK S3C64XX_GPIOREG(0x250)
  117. #define S3C64XX_EINT12PEND S3C64XX_GPIOREG(0x260)
  118. #define S3C64XX_EINT34PEND S3C64XX_GPIOREG(0x264)
  119. #define S3C64XX_EINT56PEND S3C64XX_GPIOREG(0x268)
  120. #define S3C64XX_EINT78PEND S3C64XX_GPIOREG(0x26C)
  121. #define S3C64XX_EINT9PEND S3C64XX_GPIOREG(0x270)
  122. #define S3C64XX_PRIORITY S3C64XX_GPIOREG(0x280)
  123. #define S3C64XX_PRIORITY_ARB(x) (1 << (x))
  124. #define S3C64XX_SERVICE S3C64XX_GPIOREG(0x284)
  125. #define S3C64XX_SERVICEPEND S3C64XX_GPIOREG(0x288)
  126. #define S3C64XX_EINT0CON0 S3C64XX_GPIOREG(0x900)
  127. #define S3C64XX_EINT0CON1 S3C64XX_GPIOREG(0x904)
  128. #define S3C64XX_EINT0FLTCON0 S3C64XX_GPIOREG(0x910)
  129. #define S3C64XX_EINT0FLTCON1 S3C64XX_GPIOREG(0x914)
  130. #define S3C64XX_EINT0FLTCON2 S3C64XX_GPIOREG(0x918)
  131. #define S3C64XX_EINT0FLTCON3 S3C64XX_GPIOREG(0x91C)
  132. #define S3C64XX_EINT0MASK S3C64XX_GPIOREG(0x920)
  133. #define S3C64XX_EINT0PEND S3C64XX_GPIOREG(0x924)
  134. /* GPIO sleep configuration */
  135. #define S3C64XX_SPCONSLP S3C64XX_GPIOREG(0x880)
  136. #define S3C64XX_SPCONSLP_TDO_PULLDOWN (1 << 14)
  137. #define S3C64XX_SPCONSLP_CKE1INIT (1 << 5)
  138. #define S3C64XX_SPCONSLP_RSTOUT_MASK (0x3 << 12)
  139. #define S3C64XX_SPCONSLP_RSTOUT_OUT0 (0x0 << 12)
  140. #define S3C64XX_SPCONSLP_RSTOUT_OUT1 (0x1 << 12)
  141. #define S3C64XX_SPCONSLP_RSTOUT_HIZ (0x2 << 12)
  142. #define S3C64XX_SPCONSLP_KPCOL_MASK (0x3 << 0)
  143. #define S3C64XX_SPCONSLP_KPCOL_OUT0 (0x0 << 0)
  144. #define S3C64XX_SPCONSLP_KPCOL_OUT1 (0x1 << 0)
  145. #define S3C64XX_SPCONSLP_KPCOL_INP (0x2 << 0)
  146. #define S3C64XX_SLPEN S3C64XX_GPIOREG(0x930)
  147. #define S3C64XX_SLPEN_USE_xSLP (1 << 0)
  148. #define S3C64XX_SLPEN_CFG_BYSLPEN (1 << 1)
  149. #endif /* __ASM_PLAT_S3C64XX_REGS_GPIO_H */