map-s3c24xx.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2003 Simtec Electronics
  4. * Ben Dooks <[email protected]>
  5. *
  6. * S3C2410 - Memory map definitions
  7. */
  8. #ifndef __ASM_ARCH_MAP_H
  9. #define __ASM_ARCH_MAP_H
  10. #include "map-base.h"
  11. #include "map-s3c.h"
  12. /*
  13. * interrupt controller is the first thing we put in, to make
  14. * the assembly code for the irq detection easier
  15. */
  16. #define S3C2410_PA_IRQ (0x4A000000)
  17. #define S3C24XX_SZ_IRQ SZ_1M
  18. /* memory controller registers */
  19. #define S3C2410_PA_MEMCTRL (0x48000000)
  20. #define S3C24XX_SZ_MEMCTRL SZ_1M
  21. /* Timers */
  22. #define S3C2410_PA_TIMER (0x51000000)
  23. #define S3C24XX_SZ_TIMER SZ_1M
  24. /* Clock and Power management */
  25. #define S3C24XX_SZ_CLKPWR SZ_1M
  26. /* USB Device port */
  27. #define S3C2410_PA_USBDEV (0x52000000)
  28. #define S3C24XX_SZ_USBDEV SZ_1M
  29. /* Watchdog */
  30. #define S3C2410_PA_WATCHDOG (0x53000000)
  31. #define S3C24XX_SZ_WATCHDOG SZ_1M
  32. /* Standard size definitions for peripheral blocks. */
  33. #define S3C24XX_SZ_UART SZ_1M
  34. #define S3C24XX_SZ_IIS SZ_1M
  35. #define S3C24XX_SZ_ADC SZ_1M
  36. #define S3C24XX_SZ_SPI SZ_1M
  37. #define S3C24XX_SZ_SDI SZ_1M
  38. #define S3C24XX_SZ_NAND SZ_1M
  39. #define S3C24XX_SZ_GPIO SZ_1M
  40. /* USB host controller */
  41. #define S3C2410_PA_USBHOST (0x49000000)
  42. /* S3C2416/S3C2443/S3C2450 High-Speed USB Gadget */
  43. #define S3C2416_PA_HSUDC (0x49800000)
  44. #define S3C2416_SZ_HSUDC (SZ_4K)
  45. /* DMA controller */
  46. #define S3C2410_PA_DMA (0x4B000000)
  47. #define S3C24XX_SZ_DMA SZ_1M
  48. /* Clock and Power management */
  49. #define S3C2410_PA_CLKPWR (0x4C000000)
  50. /* LCD controller */
  51. #define S3C2410_PA_LCD (0x4D000000)
  52. #define S3C24XX_SZ_LCD SZ_1M
  53. /* NAND flash controller */
  54. #define S3C2410_PA_NAND (0x4E000000)
  55. /* IIC hardware controller */
  56. #define S3C2410_PA_IIC (0x54000000)
  57. /* IIS controller */
  58. #define S3C2410_PA_IIS (0x55000000)
  59. /* RTC */
  60. #define S3C2410_PA_RTC (0x57000000)
  61. #define S3C24XX_SZ_RTC SZ_1M
  62. /* ADC */
  63. #define S3C2410_PA_ADC (0x58000000)
  64. /* SPI */
  65. #define S3C2410_PA_SPI (0x59000000)
  66. #define S3C2443_PA_SPI0 (0x52000000)
  67. #define S3C2443_PA_SPI1 S3C2410_PA_SPI
  68. #define S3C2410_SPI1 (0x20)
  69. #define S3C2412_SPI1 (0x100)
  70. /* SDI */
  71. #define S3C2410_PA_SDI (0x5A000000)
  72. /* CAMIF */
  73. #define S3C2440_PA_CAMIF (0x4F000000)
  74. #define S3C2440_SZ_CAMIF SZ_1M
  75. /* AC97 */
  76. #define S3C2440_PA_AC97 (0x5B000000)
  77. #define S3C2440_SZ_AC97 SZ_1M
  78. /* S3C2443/S3C2416 High-speed SD/MMC */
  79. #define S3C2443_PA_HSMMC (0x4A800000)
  80. #define S3C2416_PA_HSMMC0 (0x4AC00000)
  81. #define S3C2443_PA_FB (0x4C800000)
  82. /* S3C2412 memory and IO controls */
  83. #define S3C2412_PA_SSMC (0x4F000000)
  84. #define S3C2412_PA_EBI (0x48800000)
  85. /* physical addresses of all the chip-select areas */
  86. #define S3C2410_CS0 (0x00000000)
  87. #define S3C2410_CS1 (0x08000000)
  88. #define S3C2410_CS2 (0x10000000)
  89. #define S3C2410_CS3 (0x18000000)
  90. #define S3C2410_CS4 (0x20000000)
  91. #define S3C2410_CS5 (0x28000000)
  92. #define S3C2410_CS6 (0x30000000)
  93. #define S3C2410_CS7 (0x38000000)
  94. #define S3C2410_SDRAM_PA (S3C2410_CS6)
  95. /* Use a single interface for common resources between S3C24XX cpus */
  96. #define S3C24XX_PA_IRQ S3C2410_PA_IRQ
  97. #define S3C24XX_PA_MEMCTRL S3C2410_PA_MEMCTRL
  98. #define S3C24XX_PA_DMA S3C2410_PA_DMA
  99. #define S3C24XX_PA_CLKPWR S3C2410_PA_CLKPWR
  100. #define S3C24XX_PA_LCD S3C2410_PA_LCD
  101. #define S3C24XX_PA_TIMER S3C2410_PA_TIMER
  102. #define S3C24XX_PA_USBDEV S3C2410_PA_USBDEV
  103. #define S3C24XX_PA_WATCHDOG S3C2410_PA_WATCHDOG
  104. #define S3C24XX_PA_IIS S3C2410_PA_IIS
  105. #define S3C24XX_PA_RTC S3C2410_PA_RTC
  106. #define S3C24XX_PA_ADC S3C2410_PA_ADC
  107. #define S3C24XX_PA_SPI S3C2410_PA_SPI
  108. #define S3C24XX_PA_SPI1 (S3C2410_PA_SPI + S3C2410_SPI1)
  109. #define S3C24XX_PA_SDI S3C2410_PA_SDI
  110. #define S3C24XX_PA_NAND S3C2410_PA_NAND
  111. #define S3C_PA_FB S3C2443_PA_FB
  112. #define S3C_PA_IIC S3C2410_PA_IIC
  113. #define S3C_PA_USBHOST S3C2410_PA_USBHOST
  114. #define S3C_PA_HSMMC0 S3C2416_PA_HSMMC0
  115. #define S3C_PA_HSMMC1 S3C2443_PA_HSMMC
  116. #define S3C_PA_WDT S3C2410_PA_WATCHDOG
  117. #define S3C_PA_NAND S3C24XX_PA_NAND
  118. #define S3C_PA_SPI0 S3C2443_PA_SPI0
  119. #define S3C_PA_SPI1 S3C2443_PA_SPI1
  120. #define SAMSUNG_PA_TIMER S3C2410_PA_TIMER
  121. #endif /* __ASM_ARCH_MAP_H */