mach-osiris.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Copyright (c) 2005-2008 Simtec Electronics
  4. // http://armlinux.simtec.co.uk/
  5. // Ben Dooks <[email protected]>
  6. #include <linux/kernel.h>
  7. #include <linux/types.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/list.h>
  10. #include <linux/timer.h>
  11. #include <linux/init.h>
  12. #include <linux/gpio.h>
  13. #include <linux/device.h>
  14. #include <linux/syscore_ops.h>
  15. #include <linux/serial_core.h>
  16. #include <linux/serial_s3c.h>
  17. #include <linux/clk.h>
  18. #include <linux/i2c.h>
  19. #include <linux/io.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/mfd/tps65010.h>
  22. #include <asm/mach-types.h>
  23. #include <asm/mach/arch.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/mach/irq.h>
  26. #include <asm/irq.h>
  27. #include <linux/platform_data/mtd-nand-s3c2410.h>
  28. #include <linux/platform_data/i2c-s3c2410.h>
  29. #include <linux/mtd/mtd.h>
  30. #include <linux/mtd/rawnand.h>
  31. #include <linux/mtd/nand-ecc-sw-hamming.h>
  32. #include <linux/mtd/partitions.h>
  33. #include "cpu.h"
  34. #include <linux/soc/samsung/s3c-cpu-freq.h>
  35. #include "devs.h"
  36. #include "gpio-cfg.h"
  37. #include "regs-gpio.h"
  38. #include "gpio-samsung.h"
  39. #include "s3c24xx.h"
  40. #include "osiris.h"
  41. #include "regs-mem-s3c24xx.h"
  42. /* onboard perihperal map */
  43. static struct map_desc osiris_iodesc[] __initdata = {
  44. /* ISA IO areas (may be over-written later) */
  45. {
  46. .virtual = (u32)S3C24XX_VA_ISA_BYTE,
  47. .pfn = __phys_to_pfn(S3C2410_CS5),
  48. .length = SZ_16M,
  49. .type = MT_DEVICE,
  50. },
  51. /* CPLD control registers */
  52. {
  53. .virtual = (u32)OSIRIS_VA_CTRL0,
  54. .pfn = __phys_to_pfn(OSIRIS_PA_CTRL0),
  55. .length = SZ_16K,
  56. .type = MT_DEVICE,
  57. }, {
  58. .virtual = (u32)OSIRIS_VA_CTRL1,
  59. .pfn = __phys_to_pfn(OSIRIS_PA_CTRL1),
  60. .length = SZ_16K,
  61. .type = MT_DEVICE,
  62. }, {
  63. .virtual = (u32)OSIRIS_VA_CTRL2,
  64. .pfn = __phys_to_pfn(OSIRIS_PA_CTRL2),
  65. .length = SZ_16K,
  66. .type = MT_DEVICE,
  67. }, {
  68. .virtual = (u32)OSIRIS_VA_IDREG,
  69. .pfn = __phys_to_pfn(OSIRIS_PA_IDREG),
  70. .length = SZ_16K,
  71. .type = MT_DEVICE,
  72. },
  73. };
  74. #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
  75. #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
  76. #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
  77. static struct s3c2410_uartcfg osiris_uartcfgs[] __initdata = {
  78. [0] = {
  79. .hwport = 0,
  80. .flags = 0,
  81. .ucon = UCON,
  82. .ulcon = ULCON,
  83. .ufcon = UFCON,
  84. .clk_sel = S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
  85. },
  86. [1] = {
  87. .hwport = 1,
  88. .flags = 0,
  89. .ucon = UCON,
  90. .ulcon = ULCON,
  91. .ufcon = UFCON,
  92. .clk_sel = S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
  93. },
  94. [2] = {
  95. .hwport = 2,
  96. .flags = 0,
  97. .ucon = UCON,
  98. .ulcon = ULCON,
  99. .ufcon = UFCON,
  100. .clk_sel = S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
  101. }
  102. };
  103. /* NAND Flash on Osiris board */
  104. static int external_map[] = { 2 };
  105. static int chip0_map[] = { 0 };
  106. static int chip1_map[] = { 1 };
  107. static struct mtd_partition __initdata osiris_default_nand_part[] = {
  108. [0] = {
  109. .name = "Boot Agent",
  110. .size = SZ_16K,
  111. .offset = 0,
  112. },
  113. [1] = {
  114. .name = "/boot",
  115. .size = SZ_4M - SZ_16K,
  116. .offset = SZ_16K,
  117. },
  118. [2] = {
  119. .name = "user1",
  120. .offset = SZ_4M,
  121. .size = SZ_32M - SZ_4M,
  122. },
  123. [3] = {
  124. .name = "user2",
  125. .offset = SZ_32M,
  126. .size = MTDPART_SIZ_FULL,
  127. }
  128. };
  129. static struct mtd_partition __initdata osiris_default_nand_part_large[] = {
  130. [0] = {
  131. .name = "Boot Agent",
  132. .size = SZ_128K,
  133. .offset = 0,
  134. },
  135. [1] = {
  136. .name = "/boot",
  137. .size = SZ_4M - SZ_128K,
  138. .offset = SZ_128K,
  139. },
  140. [2] = {
  141. .name = "user1",
  142. .offset = SZ_4M,
  143. .size = SZ_32M - SZ_4M,
  144. },
  145. [3] = {
  146. .name = "user2",
  147. .offset = SZ_32M,
  148. .size = MTDPART_SIZ_FULL,
  149. }
  150. };
  151. /* the Osiris has 3 selectable slots for nand-flash, the two
  152. * on-board chip areas, as well as the external slot.
  153. *
  154. * Note, there is no current hot-plug support for the External
  155. * socket.
  156. */
  157. static struct s3c2410_nand_set __initdata osiris_nand_sets[] = {
  158. [1] = {
  159. .name = "External",
  160. .nr_chips = 1,
  161. .nr_map = external_map,
  162. .options = NAND_SCAN_SILENT_NODEV,
  163. .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
  164. .partitions = osiris_default_nand_part,
  165. },
  166. [0] = {
  167. .name = "chip0",
  168. .nr_chips = 1,
  169. .nr_map = chip0_map,
  170. .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
  171. .partitions = osiris_default_nand_part,
  172. },
  173. [2] = {
  174. .name = "chip1",
  175. .nr_chips = 1,
  176. .nr_map = chip1_map,
  177. .options = NAND_SCAN_SILENT_NODEV,
  178. .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
  179. .partitions = osiris_default_nand_part,
  180. },
  181. };
  182. static void osiris_nand_select(struct s3c2410_nand_set *set, int slot)
  183. {
  184. unsigned int tmp;
  185. slot = set->nr_map[slot] & 3;
  186. pr_debug("osiris_nand: selecting slot %d (set %p,%p)\n",
  187. slot, set, set->nr_map);
  188. tmp = __raw_readb(OSIRIS_VA_CTRL0);
  189. tmp &= ~OSIRIS_CTRL0_NANDSEL;
  190. tmp |= slot;
  191. pr_debug("osiris_nand: ctrl0 now %02x\n", tmp);
  192. __raw_writeb(tmp, OSIRIS_VA_CTRL0);
  193. }
  194. static struct s3c2410_platform_nand __initdata osiris_nand_info = {
  195. .tacls = 25,
  196. .twrph0 = 60,
  197. .twrph1 = 60,
  198. .nr_sets = ARRAY_SIZE(osiris_nand_sets),
  199. .sets = osiris_nand_sets,
  200. .select_chip = osiris_nand_select,
  201. .engine_type = NAND_ECC_ENGINE_TYPE_SOFT,
  202. };
  203. /* PCMCIA control and configuration */
  204. static struct resource osiris_pcmcia_resource[] = {
  205. [0] = DEFINE_RES_MEM(0x0f000000, SZ_1M),
  206. [1] = DEFINE_RES_MEM(0x0c000000, SZ_1M),
  207. };
  208. static struct platform_device osiris_pcmcia = {
  209. .name = "osiris-pcmcia",
  210. .id = -1,
  211. .num_resources = ARRAY_SIZE(osiris_pcmcia_resource),
  212. .resource = osiris_pcmcia_resource,
  213. };
  214. /* Osiris power management device */
  215. #ifdef CONFIG_PM
  216. static unsigned char pm_osiris_ctrl0;
  217. static int osiris_pm_suspend(void)
  218. {
  219. unsigned int tmp;
  220. pm_osiris_ctrl0 = __raw_readb(OSIRIS_VA_CTRL0);
  221. tmp = pm_osiris_ctrl0 & ~OSIRIS_CTRL0_NANDSEL;
  222. /* ensure correct NAND slot is selected on resume */
  223. if ((pm_osiris_ctrl0 & OSIRIS_CTRL0_BOOT_INT) == 0)
  224. tmp |= 2;
  225. __raw_writeb(tmp, OSIRIS_VA_CTRL0);
  226. /* ensure that an nRESET is not generated on resume. */
  227. gpio_request_one(S3C2410_GPA(21), GPIOF_OUT_INIT_HIGH, NULL);
  228. gpio_free(S3C2410_GPA(21));
  229. return 0;
  230. }
  231. static void osiris_pm_resume(void)
  232. {
  233. if (pm_osiris_ctrl0 & OSIRIS_CTRL0_FIX8)
  234. __raw_writeb(OSIRIS_CTRL1_FIX8, OSIRIS_VA_CTRL1);
  235. __raw_writeb(pm_osiris_ctrl0, OSIRIS_VA_CTRL0);
  236. s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT);
  237. }
  238. #else
  239. #define osiris_pm_suspend NULL
  240. #define osiris_pm_resume NULL
  241. #endif
  242. static struct syscore_ops osiris_pm_syscore_ops = {
  243. .suspend = osiris_pm_suspend,
  244. .resume = osiris_pm_resume,
  245. };
  246. /* Link for DVS driver to TPS65011 */
  247. static void osiris_tps_release(struct device *dev)
  248. {
  249. /* static device, do not need to release anything */
  250. }
  251. static struct platform_device osiris_tps_device = {
  252. .name = "osiris-dvs",
  253. .id = -1,
  254. .dev.release = osiris_tps_release,
  255. };
  256. static int osiris_tps_setup(struct i2c_client *client, void *context)
  257. {
  258. osiris_tps_device.dev.parent = &client->dev;
  259. return platform_device_register(&osiris_tps_device);
  260. }
  261. static int osiris_tps_remove(struct i2c_client *client, void *context)
  262. {
  263. platform_device_unregister(&osiris_tps_device);
  264. return 0;
  265. }
  266. static struct tps65010_board osiris_tps_board = {
  267. .base = -1, /* GPIO can go anywhere at the moment */
  268. .setup = osiris_tps_setup,
  269. .teardown = osiris_tps_remove,
  270. };
  271. /* I2C devices fitted. */
  272. static struct i2c_board_info osiris_i2c_devs[] __initdata = {
  273. {
  274. I2C_BOARD_INFO("tps65011", 0x48),
  275. .irq = IRQ_EINT20,
  276. .platform_data = &osiris_tps_board,
  277. },
  278. };
  279. /* Standard Osiris devices */
  280. static struct platform_device *osiris_devices[] __initdata = {
  281. &s3c2410_device_dclk,
  282. &s3c_device_i2c0,
  283. &s3c_device_wdt,
  284. &s3c_device_nand,
  285. &osiris_pcmcia,
  286. };
  287. static struct s3c_cpufreq_board __initdata osiris_cpufreq = {
  288. .refresh = 7800, /* refresh period is 7.8usec */
  289. .auto_io = 1,
  290. .need_io = 1,
  291. };
  292. static void __init osiris_map_io(void)
  293. {
  294. unsigned long flags;
  295. s3c24xx_init_io(osiris_iodesc, ARRAY_SIZE(osiris_iodesc));
  296. s3c24xx_init_uarts(osiris_uartcfgs, ARRAY_SIZE(osiris_uartcfgs));
  297. s3c24xx_set_timer_source(S3C24XX_PWM3, S3C24XX_PWM4);
  298. /* check for the newer revision boards with large page nand */
  299. if ((__raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK) >= 4) {
  300. printk(KERN_INFO "OSIRIS-B detected (revision %d)\n",
  301. __raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK);
  302. osiris_nand_sets[0].partitions = osiris_default_nand_part_large;
  303. osiris_nand_sets[0].nr_partitions = ARRAY_SIZE(osiris_default_nand_part_large);
  304. } else {
  305. /* write-protect line to the NAND */
  306. gpio_request_one(S3C2410_GPA(0), GPIOF_OUT_INIT_HIGH, NULL);
  307. gpio_free(S3C2410_GPA(0));
  308. }
  309. /* fix bus configuration (nBE settings wrong on ABLE pre v2.20) */
  310. local_irq_save(flags);
  311. __raw_writel(__raw_readl(S3C2410_BWSCON) | S3C2410_BWSCON_ST1 | S3C2410_BWSCON_ST2 | S3C2410_BWSCON_ST3 | S3C2410_BWSCON_ST4 | S3C2410_BWSCON_ST5, S3C2410_BWSCON);
  312. local_irq_restore(flags);
  313. }
  314. static void __init osiris_init_time(void)
  315. {
  316. s3c2440_init_clocks(12000000);
  317. s3c24xx_timer_init();
  318. }
  319. static void __init osiris_init(void)
  320. {
  321. register_syscore_ops(&osiris_pm_syscore_ops);
  322. s3c_i2c0_set_platdata(NULL);
  323. s3c_nand_set_platdata(&osiris_nand_info);
  324. s3c_cpufreq_setboard(&osiris_cpufreq);
  325. i2c_register_board_info(0, osiris_i2c_devs,
  326. ARRAY_SIZE(osiris_i2c_devs));
  327. platform_add_devices(osiris_devices, ARRAY_SIZE(osiris_devices));
  328. };
  329. MACHINE_START(OSIRIS, "Simtec-OSIRIS")
  330. /* Maintainer: Ben Dooks <[email protected]> */
  331. .atag_offset = 0x100,
  332. .nr_irqs = NR_IRQS_S3C2440,
  333. .map_io = osiris_map_io,
  334. .init_irq = s3c2440_init_irq,
  335. .init_machine = osiris_init,
  336. .init_time = osiris_init_time,
  337. MACHINE_END