irq.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include <linux/init.h>
  3. #include <linux/list.h>
  4. #include <linux/io.h>
  5. #include <asm/mach/irq.h>
  6. #include <asm/hardware/iomd.h>
  7. #include <asm/irq.h>
  8. #include <asm/fiq.h>
  9. // These are offsets from the stat register for each IRQ bank
  10. #define STAT 0x00
  11. #define REQ 0x04
  12. #define CLR 0x04
  13. #define MASK 0x08
  14. static const u8 irq_prio_h[256] = {
  15. 0, 8, 9, 8,10,10,10,10,11,11,11,11,10,10,10,10,
  16. 12, 8, 9, 8,10,10,10,10,11,11,11,11,10,10,10,10,
  17. 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10,
  18. 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10,
  19. 14,14,14,14,10,10,10,10,11,11,11,11,10,10,10,10,
  20. 14,14,14,14,10,10,10,10,11,11,11,11,10,10,10,10,
  21. 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10,
  22. 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10,
  23. 15,15,15,15,10,10,10,10,11,11,11,11,10,10,10,10,
  24. 15,15,15,15,10,10,10,10,11,11,11,11,10,10,10,10,
  25. 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10,
  26. 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10,
  27. 15,15,15,15,10,10,10,10,11,11,11,11,10,10,10,10,
  28. 15,15,15,15,10,10,10,10,11,11,11,11,10,10,10,10,
  29. 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10,
  30. 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10,
  31. };
  32. static const u8 irq_prio_d[256] = {
  33. 0,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  34. 20,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  35. 21,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  36. 21,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  37. 22,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  38. 22,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  39. 21,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  40. 21,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  41. 23,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  42. 23,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  43. 21,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  44. 21,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  45. 22,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  46. 22,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  47. 21,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  48. 21,16,17,16,18,16,17,16,19,16,17,16,18,16,17,16,
  49. };
  50. static const u8 irq_prio_l[256] = {
  51. 0, 0, 1, 0, 2, 2, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3,
  52. 4, 0, 1, 0, 2, 2, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3,
  53. 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5,
  54. 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5,
  55. 6, 6, 6, 6, 6, 6, 6, 6, 3, 3, 3, 3, 3, 3, 3, 3,
  56. 6, 6, 6, 6, 6, 6, 6, 6, 3, 3, 3, 3, 3, 3, 3, 3,
  57. 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5,
  58. 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5,
  59. 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7,
  60. 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7,
  61. 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7,
  62. 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7,
  63. 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7,
  64. 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7,
  65. 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7,
  66. 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7,
  67. };
  68. static int iomd_get_irq_nr(void)
  69. {
  70. int irq;
  71. u8 reg;
  72. /* get highest priority first */
  73. reg = readb(IOC_BASE + IOMD_IRQREQB);
  74. irq = irq_prio_h[reg];
  75. if (irq)
  76. return irq;
  77. /* get DMA */
  78. reg = readb(IOC_BASE + IOMD_DMAREQ);
  79. irq = irq_prio_d[reg];
  80. if (irq)
  81. return irq;
  82. /* get low priority */
  83. reg = readb(IOC_BASE + IOMD_IRQREQA);
  84. irq = irq_prio_l[reg];
  85. if (irq)
  86. return irq;
  87. return 0;
  88. }
  89. static void iomd_handle_irq(struct pt_regs *regs)
  90. {
  91. int irq;
  92. do {
  93. irq = iomd_get_irq_nr();
  94. if (irq)
  95. generic_handle_irq(irq);
  96. } while (irq);
  97. }
  98. static void __iomem *iomd_get_base(struct irq_data *d)
  99. {
  100. void *cd = irq_data_get_irq_chip_data(d);
  101. return (void __iomem *)(unsigned long)cd;
  102. }
  103. static void iomd_set_base_mask(unsigned int irq, void __iomem *base, u32 mask)
  104. {
  105. struct irq_data *d = irq_get_irq_data(irq);
  106. d->mask = mask;
  107. irq_set_chip_data(irq, (void *)(unsigned long)base);
  108. }
  109. static void iomd_irq_mask_ack(struct irq_data *d)
  110. {
  111. void __iomem *base = iomd_get_base(d);
  112. unsigned int val, mask = d->mask;
  113. val = readb(base + MASK);
  114. writeb(val & ~mask, base + MASK);
  115. writeb(mask, base + CLR);
  116. }
  117. static void iomd_irq_mask(struct irq_data *d)
  118. {
  119. void __iomem *base = iomd_get_base(d);
  120. unsigned int val, mask = d->mask;
  121. val = readb(base + MASK);
  122. writeb(val & ~mask, base + MASK);
  123. }
  124. static void iomd_irq_unmask(struct irq_data *d)
  125. {
  126. void __iomem *base = iomd_get_base(d);
  127. unsigned int val, mask = d->mask;
  128. val = readb(base + MASK);
  129. writeb(val | mask, base + MASK);
  130. }
  131. static struct irq_chip iomd_chip_clr = {
  132. .irq_mask_ack = iomd_irq_mask_ack,
  133. .irq_mask = iomd_irq_mask,
  134. .irq_unmask = iomd_irq_unmask,
  135. };
  136. static struct irq_chip iomd_chip_noclr = {
  137. .irq_mask = iomd_irq_mask,
  138. .irq_unmask = iomd_irq_unmask,
  139. };
  140. extern unsigned char rpc_default_fiq_start, rpc_default_fiq_end;
  141. void __init rpc_init_irq(void)
  142. {
  143. unsigned int irq, clr, set;
  144. iomd_writeb(0, IOMD_IRQMASKA);
  145. iomd_writeb(0, IOMD_IRQMASKB);
  146. iomd_writeb(0, IOMD_FIQMASK);
  147. iomd_writeb(0, IOMD_DMAMASK);
  148. set_fiq_handler(&rpc_default_fiq_start,
  149. &rpc_default_fiq_end - &rpc_default_fiq_start);
  150. set_handle_irq(iomd_handle_irq);
  151. for (irq = 0; irq < NR_IRQS; irq++) {
  152. clr = IRQ_NOREQUEST;
  153. set = 0;
  154. if (irq <= 6 || (irq >= 9 && irq <= 15))
  155. clr |= IRQ_NOPROBE;
  156. if (irq == 21 || (irq >= 16 && irq <= 19) ||
  157. irq == IRQ_KEYBOARDTX)
  158. set |= IRQ_NOAUTOEN;
  159. switch (irq) {
  160. case 0 ... 7:
  161. irq_set_chip_and_handler(irq, &iomd_chip_clr,
  162. handle_level_irq);
  163. irq_modify_status(irq, clr, set);
  164. iomd_set_base_mask(irq, IOMD_BASE + IOMD_IRQSTATA,
  165. BIT(irq));
  166. break;
  167. case 8 ... 15:
  168. irq_set_chip_and_handler(irq, &iomd_chip_noclr,
  169. handle_level_irq);
  170. irq_modify_status(irq, clr, set);
  171. iomd_set_base_mask(irq, IOMD_BASE + IOMD_IRQSTATB,
  172. BIT(irq - 8));
  173. break;
  174. case 16 ... 21:
  175. irq_set_chip_and_handler(irq, &iomd_chip_noclr,
  176. handle_level_irq);
  177. irq_modify_status(irq, clr, set);
  178. iomd_set_base_mask(irq, IOMD_BASE + IOMD_DMASTAT,
  179. BIT(irq - 16));
  180. break;
  181. case 64 ... 71:
  182. irq_set_chip(irq, &iomd_chip_noclr);
  183. irq_modify_status(irq, clr, set);
  184. iomd_set_base_mask(irq, IOMD_BASE + IOMD_FIQSTAT,
  185. BIT(irq - 64));
  186. break;
  187. }
  188. }
  189. init_FIQ(FIQ_START);
  190. }