pm.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd
  4. * Author: Tony Xie <[email protected]>
  5. */
  6. #include <linux/init.h>
  7. #include <linux/io.h>
  8. #include <linux/kernel.h>
  9. #include <linux/of.h>
  10. #include <linux/of_address.h>
  11. #include <linux/regmap.h>
  12. #include <linux/suspend.h>
  13. #include <linux/mfd/syscon.h>
  14. #include <linux/regulator/machine.h>
  15. #include <asm/cacheflush.h>
  16. #include <asm/tlbflush.h>
  17. #include <asm/suspend.h>
  18. #include "pm.h"
  19. /* These enum are option of low power mode */
  20. enum {
  21. ROCKCHIP_ARM_OFF_LOGIC_NORMAL = 0,
  22. ROCKCHIP_ARM_OFF_LOGIC_DEEP = 1,
  23. };
  24. struct rockchip_pm_data {
  25. const struct platform_suspend_ops *ops;
  26. int (*init)(struct device_node *np);
  27. };
  28. static void __iomem *rk3288_bootram_base;
  29. static phys_addr_t rk3288_bootram_phy;
  30. static struct regmap *pmu_regmap;
  31. static struct regmap *sgrf_regmap;
  32. static struct regmap *grf_regmap;
  33. static u32 rk3288_pmu_pwr_mode_con;
  34. static u32 rk3288_sgrf_soc_con0;
  35. static u32 rk3288_sgrf_cpu_con0;
  36. static inline u32 rk3288_l2_config(void)
  37. {
  38. u32 l2ctlr;
  39. asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (l2ctlr));
  40. return l2ctlr;
  41. }
  42. static void __init rk3288_config_bootdata(void)
  43. {
  44. rkpm_bootdata_cpusp = rk3288_bootram_phy + (SZ_4K - 8);
  45. rkpm_bootdata_cpu_code = __pa_symbol(cpu_resume);
  46. rkpm_bootdata_l2ctlr_f = 1;
  47. rkpm_bootdata_l2ctlr = rk3288_l2_config();
  48. }
  49. #define GRF_UOC0_CON0 0x320
  50. #define GRF_UOC1_CON0 0x334
  51. #define GRF_UOC2_CON0 0x348
  52. #define GRF_SIDDQ BIT(13)
  53. static bool rk3288_slp_disable_osc(void)
  54. {
  55. static const u32 reg_offset[] = { GRF_UOC0_CON0, GRF_UOC1_CON0,
  56. GRF_UOC2_CON0 };
  57. u32 reg, i;
  58. /*
  59. * if any usb phy is still on(GRF_SIDDQ==0), that means we need the
  60. * function of usb wakeup, so do not switch to 32khz, since the usb phy
  61. * clk does not connect to 32khz osc
  62. */
  63. for (i = 0; i < ARRAY_SIZE(reg_offset); i++) {
  64. regmap_read(grf_regmap, reg_offset[i], &reg);
  65. if (!(reg & GRF_SIDDQ))
  66. return false;
  67. }
  68. return true;
  69. }
  70. static void rk3288_slp_mode_set(int level)
  71. {
  72. u32 mode_set, mode_set1;
  73. bool osc_disable = rk3288_slp_disable_osc();
  74. regmap_read(sgrf_regmap, RK3288_SGRF_CPU_CON0, &rk3288_sgrf_cpu_con0);
  75. regmap_read(sgrf_regmap, RK3288_SGRF_SOC_CON0, &rk3288_sgrf_soc_con0);
  76. regmap_read(pmu_regmap, RK3288_PMU_PWRMODE_CON,
  77. &rk3288_pmu_pwr_mode_con);
  78. /*
  79. * SGRF_FAST_BOOT_EN - system to boot from FAST_BOOT_ADDR
  80. * PCLK_WDT_GATE - disable WDT during suspend.
  81. */
  82. regmap_write(sgrf_regmap, RK3288_SGRF_SOC_CON0,
  83. SGRF_PCLK_WDT_GATE | SGRF_FAST_BOOT_EN
  84. | SGRF_PCLK_WDT_GATE_WRITE | SGRF_FAST_BOOT_EN_WRITE);
  85. /*
  86. * The dapswjdp can not auto reset before resume, that cause it may
  87. * access some illegal address during resume. Let's disable it before
  88. * suspend, and the MASKROM will enable it back.
  89. */
  90. regmap_write(sgrf_regmap, RK3288_SGRF_CPU_CON0, SGRF_DAPDEVICEEN_WRITE);
  91. /* booting address of resuming system is from this register value */
  92. regmap_write(sgrf_regmap, RK3288_SGRF_FAST_BOOT_ADDR,
  93. rk3288_bootram_phy);
  94. mode_set = BIT(PMU_GLOBAL_INT_DISABLE) | BIT(PMU_L2FLUSH_EN) |
  95. BIT(PMU_SREF0_ENTER_EN) | BIT(PMU_SREF1_ENTER_EN) |
  96. BIT(PMU_DDR0_GATING_EN) | BIT(PMU_DDR1_GATING_EN) |
  97. BIT(PMU_PWR_MODE_EN) | BIT(PMU_CHIP_PD_EN) |
  98. BIT(PMU_SCU_EN);
  99. mode_set1 = BIT(PMU_CLR_CORE) | BIT(PMU_CLR_CPUP);
  100. if (level == ROCKCHIP_ARM_OFF_LOGIC_DEEP) {
  101. /* arm off, logic deep sleep */
  102. mode_set |= BIT(PMU_BUS_PD_EN) | BIT(PMU_PMU_USE_LF) |
  103. BIT(PMU_DDR1IO_RET_EN) | BIT(PMU_DDR0IO_RET_EN) |
  104. BIT(PMU_ALIVE_USE_LF) | BIT(PMU_PLL_PD_EN);
  105. if (osc_disable)
  106. mode_set |= BIT(PMU_OSC_24M_DIS);
  107. mode_set1 |= BIT(PMU_CLR_ALIVE) | BIT(PMU_CLR_BUS) |
  108. BIT(PMU_CLR_PERI) | BIT(PMU_CLR_DMA);
  109. regmap_write(pmu_regmap, RK3288_PMU_WAKEUP_CFG1,
  110. PMU_ARMINT_WAKEUP_EN);
  111. /*
  112. * In deep suspend we use PMU_PMU_USE_LF to let the rk3288
  113. * switch its main clock supply to the alternative 32kHz
  114. * source. Therefore set 30ms on a 32kHz clock for pmic
  115. * stabilization. Similar 30ms on 24MHz for the other
  116. * mode below.
  117. */
  118. regmap_write(pmu_regmap, RK3288_PMU_STABL_CNT, 32 * 30);
  119. /* only wait for stabilization, if we turned the osc off */
  120. regmap_write(pmu_regmap, RK3288_PMU_OSC_CNT,
  121. osc_disable ? 32 * 30 : 0);
  122. } else {
  123. /*
  124. * arm off, logic normal
  125. * if pmu_clk_core_src_gate_en is not set,
  126. * wakeup will be error
  127. */
  128. mode_set |= BIT(PMU_CLK_CORE_SRC_GATE_EN);
  129. regmap_write(pmu_regmap, RK3288_PMU_WAKEUP_CFG1,
  130. PMU_ARMINT_WAKEUP_EN | PMU_GPIOINT_WAKEUP_EN);
  131. /* 30ms on a 24MHz clock for pmic stabilization */
  132. regmap_write(pmu_regmap, RK3288_PMU_STABL_CNT, 24000 * 30);
  133. /* oscillator is still running, so no need to wait */
  134. regmap_write(pmu_regmap, RK3288_PMU_OSC_CNT, 0);
  135. }
  136. regmap_write(pmu_regmap, RK3288_PMU_PWRMODE_CON, mode_set);
  137. regmap_write(pmu_regmap, RK3288_PMU_PWRMODE_CON1, mode_set1);
  138. }
  139. static void rk3288_slp_mode_set_resume(void)
  140. {
  141. regmap_write(sgrf_regmap, RK3288_SGRF_CPU_CON0,
  142. rk3288_sgrf_cpu_con0 | SGRF_DAPDEVICEEN_WRITE);
  143. regmap_write(pmu_regmap, RK3288_PMU_PWRMODE_CON,
  144. rk3288_pmu_pwr_mode_con);
  145. regmap_write(sgrf_regmap, RK3288_SGRF_SOC_CON0,
  146. rk3288_sgrf_soc_con0 | SGRF_PCLK_WDT_GATE_WRITE
  147. | SGRF_FAST_BOOT_EN_WRITE);
  148. }
  149. static int rockchip_lpmode_enter(unsigned long arg)
  150. {
  151. flush_cache_all();
  152. cpu_do_idle();
  153. pr_err("%s: Failed to suspend\n", __func__);
  154. return 1;
  155. }
  156. static int rk3288_suspend_enter(suspend_state_t state)
  157. {
  158. local_fiq_disable();
  159. rk3288_slp_mode_set(ROCKCHIP_ARM_OFF_LOGIC_NORMAL);
  160. cpu_suspend(0, rockchip_lpmode_enter);
  161. rk3288_slp_mode_set_resume();
  162. local_fiq_enable();
  163. return 0;
  164. }
  165. static int rk3288_suspend_prepare(void)
  166. {
  167. return regulator_suspend_prepare(PM_SUSPEND_MEM);
  168. }
  169. static void rk3288_suspend_finish(void)
  170. {
  171. if (regulator_suspend_finish())
  172. pr_err("%s: Suspend finish failed\n", __func__);
  173. }
  174. static int __init rk3288_suspend_init(struct device_node *np)
  175. {
  176. struct device_node *sram_np;
  177. struct resource res;
  178. int ret;
  179. pmu_regmap = syscon_node_to_regmap(np);
  180. if (IS_ERR(pmu_regmap)) {
  181. pr_err("%s: could not find pmu regmap\n", __func__);
  182. return PTR_ERR(pmu_regmap);
  183. }
  184. sgrf_regmap = syscon_regmap_lookup_by_compatible(
  185. "rockchip,rk3288-sgrf");
  186. if (IS_ERR(sgrf_regmap)) {
  187. pr_err("%s: could not find sgrf regmap\n", __func__);
  188. return PTR_ERR(sgrf_regmap);
  189. }
  190. grf_regmap = syscon_regmap_lookup_by_compatible(
  191. "rockchip,rk3288-grf");
  192. if (IS_ERR(grf_regmap)) {
  193. pr_err("%s: could not find grf regmap\n", __func__);
  194. return PTR_ERR(grf_regmap);
  195. }
  196. sram_np = of_find_compatible_node(NULL, NULL,
  197. "rockchip,rk3288-pmu-sram");
  198. if (!sram_np) {
  199. pr_err("%s: could not find bootram dt node\n", __func__);
  200. return -ENODEV;
  201. }
  202. rk3288_bootram_base = of_iomap(sram_np, 0);
  203. if (!rk3288_bootram_base) {
  204. pr_err("%s: could not map bootram base\n", __func__);
  205. of_node_put(sram_np);
  206. return -ENOMEM;
  207. }
  208. ret = of_address_to_resource(sram_np, 0, &res);
  209. if (ret) {
  210. pr_err("%s: could not get bootram phy addr\n", __func__);
  211. of_node_put(sram_np);
  212. return ret;
  213. }
  214. rk3288_bootram_phy = res.start;
  215. of_node_put(sram_np);
  216. rk3288_config_bootdata();
  217. /* copy resume code and data to bootsram */
  218. memcpy(rk3288_bootram_base, rockchip_slp_cpu_resume,
  219. rk3288_bootram_sz);
  220. return 0;
  221. }
  222. static const struct platform_suspend_ops rk3288_suspend_ops = {
  223. .enter = rk3288_suspend_enter,
  224. .valid = suspend_valid_only_mem,
  225. .prepare = rk3288_suspend_prepare,
  226. .finish = rk3288_suspend_finish,
  227. };
  228. static const struct rockchip_pm_data rk3288_pm_data __initconst = {
  229. .ops = &rk3288_suspend_ops,
  230. .init = rk3288_suspend_init,
  231. };
  232. static const struct of_device_id rockchip_pmu_of_device_ids[] __initconst = {
  233. {
  234. .compatible = "rockchip,rk3288-pmu",
  235. .data = &rk3288_pm_data,
  236. },
  237. { /* sentinel */ },
  238. };
  239. void __init rockchip_suspend_init(void)
  240. {
  241. const struct rockchip_pm_data *pm_data;
  242. const struct of_device_id *match;
  243. struct device_node *np;
  244. int ret;
  245. np = of_find_matching_node_and_match(NULL, rockchip_pmu_of_device_ids,
  246. &match);
  247. if (!match) {
  248. pr_err("Failed to find PMU node\n");
  249. goto out_put;
  250. }
  251. pm_data = (struct rockchip_pm_data *) match->data;
  252. if (pm_data->init) {
  253. ret = pm_data->init(np);
  254. if (ret) {
  255. pr_err("%s: matches init error %d\n", __func__, ret);
  256. goto out_put;
  257. }
  258. }
  259. suspend_set_ops(pm_data->ops);
  260. out_put:
  261. of_node_put(np);
  262. }