trizeps4.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /************************************************************************
  3. * Include file for TRIZEPS4 SoM and ConXS eval-board
  4. * Copyright (c) Jürgen Schindele
  5. * 2006
  6. ************************************************************************/
  7. /*
  8. * Includes/Defines
  9. */
  10. #ifndef _TRIPEPS4_H_
  11. #define _TRIPEPS4_H_
  12. #include "addr-map.h"
  13. #include "irqs.h" /* PXA_GPIO_TO_IRQ */
  14. /* physical memory regions */
  15. #define TRIZEPS4_FLASH_PHYS (PXA_CS0_PHYS) /* Flash region */
  16. #define TRIZEPS4_DISK_PHYS (PXA_CS1_PHYS) /* Disk On Chip region */
  17. #define TRIZEPS4_ETH_PHYS (PXA_CS2_PHYS) /* Ethernet DM9000 region */
  18. #define TRIZEPS4_PIC_PHYS (PXA_CS3_PHYS) /* Logic chip on ConXS-Board */
  19. #define TRIZEPS4_SDRAM_BASE 0xa0000000 /* SDRAM region */
  20. /* Logic on ConXS-board CSFR register*/
  21. #define TRIZEPS4_CFSR_PHYS (PXA_CS3_PHYS)
  22. /* Logic on ConXS-board BOCR register*/
  23. #define TRIZEPS4_BOCR_PHYS (PXA_CS3_PHYS+0x02000000)
  24. /* Logic on ConXS-board IRCR register*/
  25. #define TRIZEPS4_IRCR_PHYS (PXA_CS3_PHYS+0x02400000)
  26. /* Logic on ConXS-board UPSR register*/
  27. #define TRIZEPS4_UPSR_PHYS (PXA_CS3_PHYS+0x02800000)
  28. /* Logic on ConXS-board DICR register*/
  29. #define TRIZEPS4_DICR_PHYS (PXA_CS3_PHYS+0x03800000)
  30. /* virtual memory regions */
  31. #define TRIZEPS4_DISK_VIRT 0xF0000000 /* Disk On Chip region */
  32. #define TRIZEPS4_PIC_VIRT 0xF0100000 /* not used */
  33. #define TRIZEPS4_CFSR_VIRT 0xF0100000
  34. #define TRIZEPS4_BOCR_VIRT 0xF0200000
  35. #define TRIZEPS4_DICR_VIRT 0xF0300000
  36. #define TRIZEPS4_IRCR_VIRT 0xF0400000
  37. #define TRIZEPS4_UPSR_VIRT 0xF0500000
  38. /* size of flash */
  39. #define TRIZEPS4_FLASH_SIZE 0x02000000 /* Flash size 32 MB */
  40. /* Ethernet Controller Davicom DM9000 */
  41. #define GPIO_DM9000 101
  42. #define TRIZEPS4_ETH_IRQ PXA_GPIO_TO_IRQ(GPIO_DM9000)
  43. /* UCB1400 audio / TS-controller */
  44. #define GPIO_UCB1400 1
  45. #define TRIZEPS4_UCB1400_IRQ PXA_GPIO_TO_IRQ(GPIO_UCB1400)
  46. /* PCMCIA socket Compact Flash */
  47. #define GPIO_PCD 11 /* PCMCIA Card Detect */
  48. #define TRIZEPS4_CD_IRQ PXA_GPIO_TO_IRQ(GPIO_PCD)
  49. #define GPIO_PRDY 13 /* READY / nINT */
  50. #define TRIZEPS4_READY_NINT PXA_GPIO_TO_IRQ(GPIO_PRDY)
  51. /* MMC socket */
  52. #define GPIO_MMC_DET 12
  53. #define TRIZEPS4_MMC_IRQ PXA_GPIO_TO_IRQ(GPIO_MMC_DET)
  54. /* DOC NAND chip */
  55. #define GPIO_DOC_LOCK 94
  56. #define GPIO_DOC_IRQ 93
  57. #define TRIZEPS4_DOC_IRQ PXA_GPIO_TO_IRQ(GPIO_DOC_IRQ)
  58. /* SPI interface */
  59. #define GPIO_SPI 53
  60. #define TRIZEPS4_SPI_IRQ PXA_GPIO_TO_IRQ(GPIO_SPI)
  61. /* LEDS using tx2 / rx2 */
  62. #define GPIO_SYS_BUSY_LED 46
  63. #define GPIO_HEARTBEAT_LED 47
  64. /* Off-module PIC on ConXS board */
  65. #define GPIO_PIC 0
  66. #define TRIZEPS4_PIC_IRQ PXA_GPIO_TO_IRQ(GPIO_PIC)
  67. #ifdef CONFIG_MACH_TRIZEPS_CONXS
  68. /* for CONXS base board define these registers */
  69. #define CFSR_P2V(x) ((x) - TRIZEPS4_CFSR_PHYS + TRIZEPS4_CFSR_VIRT)
  70. #define CFSR_V2P(x) ((x) - TRIZEPS4_CFSR_VIRT + TRIZEPS4_CFSR_PHYS)
  71. #define BCR_P2V(x) ((x) - TRIZEPS4_BOCR_PHYS + TRIZEPS4_BOCR_VIRT)
  72. #define BCR_V2P(x) ((x) - TRIZEPS4_BOCR_VIRT + TRIZEPS4_BOCR_PHYS)
  73. #define DCR_P2V(x) ((x) - TRIZEPS4_DICR_PHYS + TRIZEPS4_DICR_VIRT)
  74. #define DCR_V2P(x) ((x) - TRIZEPS4_DICR_VIRT + TRIZEPS4_DICR_PHYS)
  75. #define IRCR_P2V(x) ((x) - TRIZEPS4_IRCR_PHYS + TRIZEPS4_IRCR_VIRT)
  76. #define IRCR_V2P(x) ((x) - TRIZEPS4_IRCR_VIRT + TRIZEPS4_IRCR_PHYS)
  77. #ifndef __ASSEMBLY__
  78. static inline unsigned short CFSR_readw(void)
  79. {
  80. /* [Compact Flash Status Register] is read only */
  81. return *((unsigned short *)CFSR_P2V(0x0C000000));
  82. }
  83. static inline void BCR_writew(unsigned short value)
  84. {
  85. /* [Board Control Regsiter] is write only */
  86. *((unsigned short *)BCR_P2V(0x0E000000)) = value;
  87. }
  88. static inline void DCR_writew(unsigned short value)
  89. {
  90. /* [Display Control Register] is write only */
  91. *((unsigned short *)DCR_P2V(0x0E000000)) = value;
  92. }
  93. static inline void IRCR_writew(unsigned short value)
  94. {
  95. /* [InfraRed data Control Register] is write only */
  96. *((unsigned short *)IRCR_P2V(0x0E000000)) = value;
  97. }
  98. #else
  99. #define ConXS_CFSR CFSR_P2V(0x0C000000)
  100. #define ConXS_BCR BCR_P2V(0x0E000000)
  101. #define ConXS_DCR DCR_P2V(0x0F800000)
  102. #define ConXS_IRCR IRCR_P2V(0x0F800000)
  103. #endif
  104. #else
  105. /* for whatever baseboard define function registers */
  106. static inline unsigned short CFSR_readw(void)
  107. {
  108. return 0;
  109. }
  110. static inline void BCR_writew(unsigned short value)
  111. {
  112. ;
  113. }
  114. static inline void DCR_writew(unsigned short value)
  115. {
  116. ;
  117. }
  118. static inline void IRCR_writew(unsigned short value)
  119. {
  120. ;
  121. }
  122. #endif /* CONFIG_MACH_TRIZEPS_CONXS */
  123. #define ConXS_CFSR_BVD_MASK 0x0003
  124. #define ConXS_CFSR_BVD1 (1 << 0)
  125. #define ConXS_CFSR_BVD2 (1 << 1)
  126. #define ConXS_CFSR_VS_MASK 0x000C
  127. #define ConXS_CFSR_VS1 (1 << 2)
  128. #define ConXS_CFSR_VS2 (1 << 3)
  129. #define ConXS_CFSR_VS_5V (0x3 << 2)
  130. #define ConXS_CFSR_VS_3V3 0x0
  131. #define ConXS_BCR_S0_POW_EN0 (1 << 0)
  132. #define ConXS_BCR_S0_POW_EN1 (1 << 1)
  133. #define ConXS_BCR_L_DISP (1 << 4)
  134. #define ConXS_BCR_CF_BUF_EN (1 << 5)
  135. #define ConXS_BCR_CF_RESET (1 << 7)
  136. #define ConXS_BCR_S0_VCC_3V3 0x1
  137. #define ConXS_BCR_S0_VCC_5V0 0x2
  138. #define ConXS_BCR_S0_VPP_12V 0x4
  139. #define ConXS_BCR_S0_VPP_3V3 0x8
  140. #define ConXS_IRCR_MODE (1 << 0)
  141. #define ConXS_IRCR_SD (1 << 1)
  142. #endif /* _TRIPEPS4_H_ */