pxa3xx-ulpi.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * linux/arch/arm/mach-pxa/pxa3xx-ulpi.c
  4. *
  5. * code specific to pxa3xx aka Monahans
  6. *
  7. * Copyright (C) 2010 CompuLab Ltd.
  8. *
  9. * 2010-13-07: Igor Grinberg <[email protected]>
  10. * initial version: pxa310 USB Host mode support
  11. */
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/slab.h>
  15. #include <linux/device.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include <linux/delay.h>
  20. #include <linux/clk.h>
  21. #include <linux/usb.h>
  22. #include <linux/usb/otg.h>
  23. #include <linux/soc/pxa/cpu.h>
  24. #include "regs-u2d.h"
  25. #include <linux/platform_data/usb-pxa3xx-ulpi.h>
  26. struct pxa3xx_u2d_ulpi {
  27. struct clk *clk;
  28. void __iomem *mmio_base;
  29. struct usb_phy *otg;
  30. unsigned int ulpi_mode;
  31. };
  32. static struct pxa3xx_u2d_ulpi *u2d;
  33. static inline u32 u2d_readl(u32 reg)
  34. {
  35. return __raw_readl(u2d->mmio_base + reg);
  36. }
  37. static inline void u2d_writel(u32 reg, u32 val)
  38. {
  39. __raw_writel(val, u2d->mmio_base + reg);
  40. }
  41. #if defined(CONFIG_PXA310_ULPI)
  42. enum u2d_ulpi_phy_mode {
  43. SYNCH = 0,
  44. CARKIT = (1 << 0),
  45. SER_3PIN = (1 << 1),
  46. SER_6PIN = (1 << 2),
  47. LOWPOWER = (1 << 3),
  48. };
  49. static inline enum u2d_ulpi_phy_mode pxa310_ulpi_get_phymode(void)
  50. {
  51. return (u2d_readl(U2DOTGUSR) >> 28) & 0xF;
  52. }
  53. static int pxa310_ulpi_poll(void)
  54. {
  55. int timeout = 50000;
  56. while (timeout--) {
  57. if (!(u2d_readl(U2DOTGUCR) & U2DOTGUCR_RUN))
  58. return 0;
  59. cpu_relax();
  60. }
  61. pr_warn("%s: ULPI access timed out!\n", __func__);
  62. return -ETIMEDOUT;
  63. }
  64. static int pxa310_ulpi_read(struct usb_phy *otg, u32 reg)
  65. {
  66. int err;
  67. if (pxa310_ulpi_get_phymode() != SYNCH) {
  68. pr_warn("%s: PHY is not in SYNCH mode!\n", __func__);
  69. return -EBUSY;
  70. }
  71. u2d_writel(U2DOTGUCR, U2DOTGUCR_RUN | U2DOTGUCR_RNW | (reg << 16));
  72. msleep(5);
  73. err = pxa310_ulpi_poll();
  74. if (err)
  75. return err;
  76. return u2d_readl(U2DOTGUCR) & U2DOTGUCR_RDATA;
  77. }
  78. static int pxa310_ulpi_write(struct usb_phy *otg, u32 val, u32 reg)
  79. {
  80. if (pxa310_ulpi_get_phymode() != SYNCH) {
  81. pr_warn("%s: PHY is not in SYNCH mode!\n", __func__);
  82. return -EBUSY;
  83. }
  84. u2d_writel(U2DOTGUCR, U2DOTGUCR_RUN | (reg << 16) | (val << 8));
  85. msleep(5);
  86. return pxa310_ulpi_poll();
  87. }
  88. struct usb_phy_io_ops pxa310_ulpi_access_ops = {
  89. .read = pxa310_ulpi_read,
  90. .write = pxa310_ulpi_write,
  91. };
  92. static void pxa310_otg_transceiver_rtsm(void)
  93. {
  94. u32 u2dotgcr;
  95. /* put PHY to sync mode */
  96. u2dotgcr = u2d_readl(U2DOTGCR);
  97. u2dotgcr |= U2DOTGCR_RTSM | U2DOTGCR_UTMID;
  98. u2d_writel(U2DOTGCR, u2dotgcr);
  99. msleep(10);
  100. /* setup OTG sync mode */
  101. u2dotgcr = u2d_readl(U2DOTGCR);
  102. u2dotgcr |= U2DOTGCR_ULAF;
  103. u2dotgcr &= ~(U2DOTGCR_SMAF | U2DOTGCR_CKAF);
  104. u2d_writel(U2DOTGCR, u2dotgcr);
  105. }
  106. static int pxa310_start_otg_host_transcvr(struct usb_bus *host)
  107. {
  108. int err;
  109. pxa310_otg_transceiver_rtsm();
  110. err = usb_phy_init(u2d->otg);
  111. if (err) {
  112. pr_err("OTG transceiver init failed");
  113. return err;
  114. }
  115. err = otg_set_vbus(u2d->otg->otg, 1);
  116. if (err) {
  117. pr_err("OTG transceiver VBUS set failed");
  118. return err;
  119. }
  120. err = otg_set_host(u2d->otg->otg, host);
  121. if (err)
  122. pr_err("OTG transceiver Host mode set failed");
  123. return err;
  124. }
  125. static int pxa310_start_otg_hc(struct usb_bus *host)
  126. {
  127. u32 u2dotgcr;
  128. int err;
  129. /* disable USB device controller */
  130. u2d_writel(U2DCR, u2d_readl(U2DCR) & ~U2DCR_UDE);
  131. u2d_writel(U2DOTGCR, u2d_readl(U2DOTGCR) | U2DOTGCR_UTMID);
  132. u2d_writel(U2DOTGICR, u2d_readl(U2DOTGICR) & ~0x37F7F);
  133. err = pxa310_start_otg_host_transcvr(host);
  134. if (err)
  135. return err;
  136. /* set xceiver mode */
  137. if (u2d->ulpi_mode & ULPI_IC_6PIN_SERIAL)
  138. u2d_writel(U2DP3CR, u2d_readl(U2DP3CR) & ~U2DP3CR_P2SS);
  139. else if (u2d->ulpi_mode & ULPI_IC_3PIN_SERIAL)
  140. u2d_writel(U2DP3CR, u2d_readl(U2DP3CR) | U2DP3CR_P2SS);
  141. /* start OTG host controller */
  142. u2dotgcr = u2d_readl(U2DOTGCR) | U2DOTGCR_SMAF;
  143. u2d_writel(U2DOTGCR, u2dotgcr & ~(U2DOTGCR_ULAF | U2DOTGCR_CKAF));
  144. return 0;
  145. }
  146. static void pxa310_stop_otg_hc(void)
  147. {
  148. pxa310_otg_transceiver_rtsm();
  149. otg_set_host(u2d->otg->otg, NULL);
  150. otg_set_vbus(u2d->otg->otg, 0);
  151. usb_phy_shutdown(u2d->otg);
  152. }
  153. static void pxa310_u2d_setup_otg_hc(void)
  154. {
  155. u32 u2dotgcr;
  156. u2dotgcr = u2d_readl(U2DOTGCR);
  157. u2dotgcr |= U2DOTGCR_ULAF | U2DOTGCR_UTMID;
  158. u2dotgcr &= ~(U2DOTGCR_SMAF | U2DOTGCR_CKAF);
  159. u2d_writel(U2DOTGCR, u2dotgcr);
  160. msleep(5);
  161. u2d_writel(U2DOTGCR, u2dotgcr | U2DOTGCR_ULE);
  162. msleep(5);
  163. u2d_writel(U2DOTGICR, u2d_readl(U2DOTGICR) & ~0x37F7F);
  164. }
  165. static int pxa310_otg_init(struct pxa3xx_u2d_platform_data *pdata)
  166. {
  167. unsigned int ulpi_mode = ULPI_OTG_DRVVBUS;
  168. if (pdata) {
  169. if (pdata->ulpi_mode & ULPI_SER_6PIN)
  170. ulpi_mode |= ULPI_IC_6PIN_SERIAL;
  171. else if (pdata->ulpi_mode & ULPI_SER_3PIN)
  172. ulpi_mode |= ULPI_IC_3PIN_SERIAL;
  173. }
  174. u2d->ulpi_mode = ulpi_mode;
  175. u2d->otg = otg_ulpi_create(&pxa310_ulpi_access_ops, ulpi_mode);
  176. if (!u2d->otg)
  177. return -ENOMEM;
  178. u2d->otg->io_priv = u2d->mmio_base;
  179. return 0;
  180. }
  181. static void pxa310_otg_exit(void)
  182. {
  183. kfree(u2d->otg);
  184. }
  185. #else
  186. static inline void pxa310_u2d_setup_otg_hc(void) {}
  187. static inline int pxa310_start_otg_hc(struct usb_bus *host)
  188. {
  189. return 0;
  190. }
  191. static inline void pxa310_stop_otg_hc(void) {}
  192. static inline int pxa310_otg_init(struct pxa3xx_u2d_platform_data *pdata)
  193. {
  194. return 0;
  195. }
  196. static inline void pxa310_otg_exit(void) {}
  197. #endif /* CONFIG_PXA310_ULPI */
  198. int pxa3xx_u2d_start_hc(struct usb_bus *host)
  199. {
  200. int err = 0;
  201. /* In case the PXA3xx ULPI isn't used, do nothing. */
  202. if (!u2d)
  203. return 0;
  204. clk_prepare_enable(u2d->clk);
  205. if (cpu_is_pxa310()) {
  206. pxa310_u2d_setup_otg_hc();
  207. err = pxa310_start_otg_hc(host);
  208. }
  209. return err;
  210. }
  211. EXPORT_SYMBOL_GPL(pxa3xx_u2d_start_hc);
  212. void pxa3xx_u2d_stop_hc(struct usb_bus *host)
  213. {
  214. /* In case the PXA3xx ULPI isn't used, do nothing. */
  215. if (!u2d)
  216. return;
  217. if (cpu_is_pxa310())
  218. pxa310_stop_otg_hc();
  219. clk_disable_unprepare(u2d->clk);
  220. }
  221. EXPORT_SYMBOL_GPL(pxa3xx_u2d_stop_hc);
  222. static int pxa3xx_u2d_probe(struct platform_device *pdev)
  223. {
  224. struct pxa3xx_u2d_platform_data *pdata = pdev->dev.platform_data;
  225. struct resource *r;
  226. int err;
  227. u2d = kzalloc(sizeof(*u2d), GFP_KERNEL);
  228. if (!u2d)
  229. return -ENOMEM;
  230. u2d->clk = clk_get(&pdev->dev, NULL);
  231. if (IS_ERR(u2d->clk)) {
  232. dev_err(&pdev->dev, "failed to get u2d clock\n");
  233. err = PTR_ERR(u2d->clk);
  234. goto err_free_mem;
  235. }
  236. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  237. if (!r) {
  238. dev_err(&pdev->dev, "no IO memory resource defined\n");
  239. err = -ENODEV;
  240. goto err_put_clk;
  241. }
  242. r = request_mem_region(r->start, resource_size(r), pdev->name);
  243. if (!r) {
  244. dev_err(&pdev->dev, "failed to request memory resource\n");
  245. err = -EBUSY;
  246. goto err_put_clk;
  247. }
  248. u2d->mmio_base = ioremap(r->start, resource_size(r));
  249. if (!u2d->mmio_base) {
  250. dev_err(&pdev->dev, "ioremap() failed\n");
  251. err = -ENODEV;
  252. goto err_free_res;
  253. }
  254. if (pdata->init) {
  255. err = pdata->init(&pdev->dev);
  256. if (err)
  257. goto err_free_io;
  258. }
  259. /* Only PXA310 U2D has OTG functionality */
  260. if (cpu_is_pxa310()) {
  261. err = pxa310_otg_init(pdata);
  262. if (err)
  263. goto err_free_plat;
  264. }
  265. platform_set_drvdata(pdev, u2d);
  266. return 0;
  267. err_free_plat:
  268. if (pdata->exit)
  269. pdata->exit(&pdev->dev);
  270. err_free_io:
  271. iounmap(u2d->mmio_base);
  272. err_free_res:
  273. release_mem_region(r->start, resource_size(r));
  274. err_put_clk:
  275. clk_put(u2d->clk);
  276. err_free_mem:
  277. kfree(u2d);
  278. return err;
  279. }
  280. static int pxa3xx_u2d_remove(struct platform_device *pdev)
  281. {
  282. struct pxa3xx_u2d_platform_data *pdata = pdev->dev.platform_data;
  283. struct resource *r;
  284. if (cpu_is_pxa310()) {
  285. pxa310_stop_otg_hc();
  286. pxa310_otg_exit();
  287. }
  288. if (pdata->exit)
  289. pdata->exit(&pdev->dev);
  290. platform_set_drvdata(pdev, NULL);
  291. iounmap(u2d->mmio_base);
  292. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  293. release_mem_region(r->start, resource_size(r));
  294. clk_put(u2d->clk);
  295. kfree(u2d);
  296. return 0;
  297. }
  298. static struct platform_driver pxa3xx_u2d_ulpi_driver = {
  299. .driver = {
  300. .name = "pxa3xx-u2d",
  301. },
  302. .probe = pxa3xx_u2d_probe,
  303. .remove = pxa3xx_u2d_remove,
  304. };
  305. module_platform_driver(pxa3xx_u2d_ulpi_driver);
  306. MODULE_DESCRIPTION("PXA3xx U2D ULPI driver");
  307. MODULE_AUTHOR("Igor Grinberg");
  308. MODULE_LICENSE("GPL v2");