common.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * arch/arm/mach-orion5x/common.c
  4. *
  5. * Core functions for Marvell Orion 5x SoCs
  6. *
  7. * Maintainer: Tzachi Perelstein <[email protected]>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/io.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/serial_8250.h>
  15. #include <linux/mv643xx_i2c.h>
  16. #include <linux/ata_platform.h>
  17. #include <linux/delay.h>
  18. #include <linux/clk-provider.h>
  19. #include <linux/cpu.h>
  20. #include <linux/platform_data/dsa.h>
  21. #include <asm/page.h>
  22. #include <asm/setup.h>
  23. #include <asm/system_misc.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/map.h>
  26. #include <asm/mach/time.h>
  27. #include <linux/platform_data/mtd-orion_nand.h>
  28. #include <linux/platform_data/usb-ehci-orion.h>
  29. #include <plat/time.h>
  30. #include <plat/common.h>
  31. #include "bridge-regs.h"
  32. #include "common.h"
  33. #include "orion5x.h"
  34. /*****************************************************************************
  35. * I/O Address Mapping
  36. ****************************************************************************/
  37. static struct map_desc orion5x_io_desc[] __initdata = {
  38. {
  39. .virtual = (unsigned long) ORION5X_REGS_VIRT_BASE,
  40. .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
  41. .length = ORION5X_REGS_SIZE,
  42. .type = MT_DEVICE,
  43. }, {
  44. .virtual = (unsigned long) ORION5X_PCIE_WA_VIRT_BASE,
  45. .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
  46. .length = ORION5X_PCIE_WA_SIZE,
  47. .type = MT_DEVICE,
  48. },
  49. };
  50. void __init orion5x_map_io(void)
  51. {
  52. iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
  53. }
  54. /*****************************************************************************
  55. * CLK tree
  56. ****************************************************************************/
  57. static struct clk *tclk;
  58. void __init clk_init(void)
  59. {
  60. tclk = clk_register_fixed_rate(NULL, "tclk", NULL, 0, orion5x_tclk);
  61. orion_clkdev_init(tclk);
  62. }
  63. /*****************************************************************************
  64. * EHCI0
  65. ****************************************************************************/
  66. void __init orion5x_ehci0_init(void)
  67. {
  68. orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
  69. EHCI_PHY_ORION);
  70. }
  71. /*****************************************************************************
  72. * EHCI1
  73. ****************************************************************************/
  74. void __init orion5x_ehci1_init(void)
  75. {
  76. orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
  77. }
  78. /*****************************************************************************
  79. * GE00
  80. ****************************************************************************/
  81. void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
  82. {
  83. orion_ge00_init(eth_data,
  84. ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
  85. IRQ_ORION5X_ETH_ERR,
  86. MV643XX_TX_CSUM_DEFAULT_LIMIT);
  87. }
  88. /*****************************************************************************
  89. * Ethernet switch
  90. ****************************************************************************/
  91. void __init orion5x_eth_switch_init(struct dsa_chip_data *d)
  92. {
  93. orion_ge00_switch_init(d);
  94. }
  95. /*****************************************************************************
  96. * I2C
  97. ****************************************************************************/
  98. void __init orion5x_i2c_init(void)
  99. {
  100. orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
  101. }
  102. /*****************************************************************************
  103. * SATA
  104. ****************************************************************************/
  105. void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
  106. {
  107. orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
  108. }
  109. /*****************************************************************************
  110. * SPI
  111. ****************************************************************************/
  112. void __init orion5x_spi_init(void)
  113. {
  114. orion_spi_init(SPI_PHYS_BASE);
  115. }
  116. /*****************************************************************************
  117. * UART0
  118. ****************************************************************************/
  119. void __init orion5x_uart0_init(void)
  120. {
  121. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  122. IRQ_ORION5X_UART0, tclk);
  123. }
  124. /*****************************************************************************
  125. * UART1
  126. ****************************************************************************/
  127. void __init orion5x_uart1_init(void)
  128. {
  129. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  130. IRQ_ORION5X_UART1, tclk);
  131. }
  132. /*****************************************************************************
  133. * XOR engine
  134. ****************************************************************************/
  135. void __init orion5x_xor_init(void)
  136. {
  137. orion_xor0_init(ORION5X_XOR_PHYS_BASE,
  138. ORION5X_XOR_PHYS_BASE + 0x200,
  139. IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
  140. }
  141. /*****************************************************************************
  142. * Cryptographic Engines and Security Accelerator (CESA)
  143. ****************************************************************************/
  144. static void __init orion5x_crypto_init(void)
  145. {
  146. mvebu_mbus_add_window_by_id(ORION_MBUS_SRAM_TARGET,
  147. ORION_MBUS_SRAM_ATTR,
  148. ORION5X_SRAM_PHYS_BASE,
  149. ORION5X_SRAM_SIZE);
  150. orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
  151. SZ_8K, IRQ_ORION5X_CESA);
  152. }
  153. /*****************************************************************************
  154. * Watchdog
  155. ****************************************************************************/
  156. static struct resource orion_wdt_resource[] = {
  157. DEFINE_RES_MEM(TIMER_PHYS_BASE, 0x04),
  158. DEFINE_RES_MEM(RSTOUTn_MASK_PHYS, 0x04),
  159. };
  160. static struct platform_device orion_wdt_device = {
  161. .name = "orion_wdt",
  162. .id = -1,
  163. .num_resources = ARRAY_SIZE(orion_wdt_resource),
  164. .resource = orion_wdt_resource,
  165. };
  166. static void __init orion5x_wdt_init(void)
  167. {
  168. platform_device_register(&orion_wdt_device);
  169. }
  170. /*****************************************************************************
  171. * Time handling
  172. ****************************************************************************/
  173. void __init orion5x_init_early(void)
  174. {
  175. u32 rev, dev;
  176. const char *mbus_soc_name;
  177. orion_time_set_base(TIMER_VIRT_BASE);
  178. /* Initialize the MBUS driver */
  179. orion5x_pcie_id(&dev, &rev);
  180. if (dev == MV88F5281_DEV_ID)
  181. mbus_soc_name = "marvell,orion5x-88f5281-mbus";
  182. else if (dev == MV88F5182_DEV_ID)
  183. mbus_soc_name = "marvell,orion5x-88f5182-mbus";
  184. else if (dev == MV88F5181_DEV_ID)
  185. mbus_soc_name = "marvell,orion5x-88f5181-mbus";
  186. else if (dev == MV88F6183_DEV_ID)
  187. mbus_soc_name = "marvell,orion5x-88f6183-mbus";
  188. else
  189. mbus_soc_name = NULL;
  190. mvebu_mbus_init(mbus_soc_name, ORION5X_BRIDGE_WINS_BASE,
  191. ORION5X_BRIDGE_WINS_SZ,
  192. ORION5X_DDR_WINS_BASE, ORION5X_DDR_WINS_SZ);
  193. }
  194. void orion5x_setup_wins(void)
  195. {
  196. /*
  197. * The PCIe windows will no longer be statically allocated
  198. * here once Orion5x is migrated to the pci-mvebu driver.
  199. */
  200. mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCIE_IO_TARGET,
  201. ORION_MBUS_PCIE_IO_ATTR,
  202. ORION5X_PCIE_IO_PHYS_BASE,
  203. ORION5X_PCIE_IO_SIZE,
  204. ORION5X_PCIE_IO_BUS_BASE);
  205. mvebu_mbus_add_window_by_id(ORION_MBUS_PCIE_MEM_TARGET,
  206. ORION_MBUS_PCIE_MEM_ATTR,
  207. ORION5X_PCIE_MEM_PHYS_BASE,
  208. ORION5X_PCIE_MEM_SIZE);
  209. mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCI_IO_TARGET,
  210. ORION_MBUS_PCI_IO_ATTR,
  211. ORION5X_PCI_IO_PHYS_BASE,
  212. ORION5X_PCI_IO_SIZE,
  213. ORION5X_PCI_IO_BUS_BASE);
  214. mvebu_mbus_add_window_by_id(ORION_MBUS_PCI_MEM_TARGET,
  215. ORION_MBUS_PCI_MEM_ATTR,
  216. ORION5X_PCI_MEM_PHYS_BASE,
  217. ORION5X_PCI_MEM_SIZE);
  218. }
  219. int orion5x_tclk;
  220. static int __init orion5x_find_tclk(void)
  221. {
  222. u32 dev, rev;
  223. orion5x_pcie_id(&dev, &rev);
  224. if (dev == MV88F6183_DEV_ID &&
  225. (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
  226. return 133333333;
  227. return 166666667;
  228. }
  229. void __init orion5x_timer_init(void)
  230. {
  231. orion5x_tclk = orion5x_find_tclk();
  232. orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  233. IRQ_ORION5X_BRIDGE, orion5x_tclk);
  234. }
  235. /*****************************************************************************
  236. * General
  237. ****************************************************************************/
  238. /*
  239. * Identify device ID and rev from PCIe configuration header space '0'.
  240. */
  241. void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
  242. {
  243. orion5x_pcie_id(dev, rev);
  244. if (*dev == MV88F5281_DEV_ID) {
  245. if (*rev == MV88F5281_REV_D2) {
  246. *dev_name = "MV88F5281-D2";
  247. } else if (*rev == MV88F5281_REV_D1) {
  248. *dev_name = "MV88F5281-D1";
  249. } else if (*rev == MV88F5281_REV_D0) {
  250. *dev_name = "MV88F5281-D0";
  251. } else {
  252. *dev_name = "MV88F5281-Rev-Unsupported";
  253. }
  254. } else if (*dev == MV88F5182_DEV_ID) {
  255. if (*rev == MV88F5182_REV_A2) {
  256. *dev_name = "MV88F5182-A2";
  257. } else {
  258. *dev_name = "MV88F5182-Rev-Unsupported";
  259. }
  260. } else if (*dev == MV88F5181_DEV_ID) {
  261. if (*rev == MV88F5181_REV_B1) {
  262. *dev_name = "MV88F5181-Rev-B1";
  263. } else if (*rev == MV88F5181L_REV_A1) {
  264. *dev_name = "MV88F5181L-Rev-A1";
  265. } else {
  266. *dev_name = "MV88F5181(L)-Rev-Unsupported";
  267. }
  268. } else if (*dev == MV88F6183_DEV_ID) {
  269. if (*rev == MV88F6183_REV_B0) {
  270. *dev_name = "MV88F6183-Rev-B0";
  271. } else {
  272. *dev_name = "MV88F6183-Rev-Unsupported";
  273. }
  274. } else {
  275. *dev_name = "Device-Unknown";
  276. }
  277. }
  278. void __init orion5x_init(void)
  279. {
  280. char *dev_name;
  281. u32 dev, rev;
  282. orion5x_id(&dev, &rev, &dev_name);
  283. printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
  284. /*
  285. * Setup Orion address map
  286. */
  287. orion5x_setup_wins();
  288. /* Setup root of clk tree */
  289. clk_init();
  290. /*
  291. * Don't issue "Wait for Interrupt" instruction if we are
  292. * running on D0 5281 silicon.
  293. */
  294. if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
  295. printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
  296. cpu_idle_poll_ctrl(true);
  297. }
  298. /*
  299. * The 5082/5181l/5182/6082/6082l/6183 have crypto
  300. * while 5180n/5181/5281 don't have crypto.
  301. */
  302. if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
  303. dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
  304. orion5x_crypto_init();
  305. /*
  306. * Register watchdog driver
  307. */
  308. orion5x_wdt_init();
  309. }
  310. void orion5x_restart(enum reboot_mode mode, const char *cmd)
  311. {
  312. /*
  313. * Enable and issue soft reset
  314. */
  315. orion5x_setbits(RSTOUTn_MASK, (1 << 2));
  316. orion5x_setbits(CPU_SOFT_RESET, 1);
  317. mdelay(200);
  318. orion5x_clrbits(CPU_SOFT_RESET, 1);
  319. }
  320. /*
  321. * Many orion-based systems have buggy bootloader implementations.
  322. * This is a common fixup for bogus memory tags.
  323. */
  324. void __init tag_fixup_mem32(struct tag *t, char **from)
  325. {
  326. for (; t->hdr.size; t = tag_next(t))
  327. if (t->hdr.tag == ATAG_MEM &&
  328. (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
  329. t->u.mem.start & ~PAGE_MASK)) {
  330. printk(KERN_WARNING
  331. "Clearing invalid memory bank %dKB@0x%08x\n",
  332. t->u.mem.size / 1024, t->u.mem.start);
  333. t->hdr.tag = 0;
  334. }
  335. }