prm3xxx.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * OMAP3xxx Power/Reset Management (PRM) register definitions
  4. *
  5. * Copyright (C) 2007-2009, 2011-2012 Texas Instruments, Inc.
  6. * Copyright (C) 2008-2010 Nokia Corporation
  7. * Paul Walmsley
  8. *
  9. * The PRM hardware modules on the OMAP2/3 are quite similar to each
  10. * other. The PRM on OMAP4 has a new register layout, and is handled
  11. * in a separate file.
  12. */
  13. #ifndef __ARCH_ARM_MACH_OMAP2_PRM3XXX_H
  14. #define __ARCH_ARM_MACH_OMAP2_PRM3XXX_H
  15. #include "prcm-common.h"
  16. #include "prm.h"
  17. #include "prm2xxx_3xxx.h"
  18. #define OMAP34XX_PRM_REGADDR(module, reg) \
  19. OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE + (module) + (reg))
  20. /*
  21. * OMAP3-specific global PRM registers
  22. * Use {read,write}l_relaxed() with these registers.
  23. *
  24. * With a few exceptions, these are the register names beginning with
  25. * PRM_* on 34xx. (The exceptions are the IRQSTATUS and IRQENABLE
  26. * bits.)
  27. */
  28. #define OMAP3_PRM_REVISION_OFFSET 0x0004
  29. #define OMAP3430_PRM_REVISION OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0004)
  30. #define OMAP3_PRM_SYSCONFIG_OFFSET 0x0014
  31. #define OMAP3430_PRM_SYSCONFIG OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0014)
  32. #define OMAP3_PRM_IRQSTATUS_MPU_OFFSET 0x0018
  33. #define OMAP3430_PRM_IRQSTATUS_MPU OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0018)
  34. #define OMAP3_PRM_IRQENABLE_MPU_OFFSET 0x001c
  35. #define OMAP3430_PRM_IRQENABLE_MPU OMAP34XX_PRM_REGADDR(OCP_MOD, 0x001c)
  36. #define OMAP3_PRM_VC_SMPS_SA_OFFSET 0x0020
  37. #define OMAP3430_PRM_VC_SMPS_SA OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0020)
  38. #define OMAP3_PRM_VC_SMPS_VOL_RA_OFFSET 0x0024
  39. #define OMAP3430_PRM_VC_SMPS_VOL_RA OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0024)
  40. #define OMAP3_PRM_VC_SMPS_CMD_RA_OFFSET 0x0028
  41. #define OMAP3430_PRM_VC_SMPS_CMD_RA OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0028)
  42. #define OMAP3_PRM_VC_CMD_VAL_0_OFFSET 0x002c
  43. #define OMAP3430_PRM_VC_CMD_VAL_0 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x002c)
  44. #define OMAP3_PRM_VC_CMD_VAL_1_OFFSET 0x0030
  45. #define OMAP3430_PRM_VC_CMD_VAL_1 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0030)
  46. #define OMAP3_PRM_VC_CH_CONF_OFFSET 0x0034
  47. #define OMAP3430_PRM_VC_CH_CONF OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0034)
  48. #define OMAP3_PRM_VC_I2C_CFG_OFFSET 0x0038
  49. #define OMAP3430_PRM_VC_I2C_CFG OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0038)
  50. #define OMAP3_PRM_VC_BYPASS_VAL_OFFSET 0x003c
  51. #define OMAP3430_PRM_VC_BYPASS_VAL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x003c)
  52. #define OMAP3_PRM_RSTCTRL_OFFSET 0x0050
  53. #define OMAP3430_PRM_RSTCTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0050)
  54. #define OMAP3_PRM_RSTTIME_OFFSET 0x0054
  55. #define OMAP3430_PRM_RSTTIME OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0054)
  56. #define OMAP3_PRM_RSTST_OFFSET 0x0058
  57. #define OMAP3430_PRM_RSTST OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0058)
  58. #define OMAP3_PRM_VOLTCTRL_OFFSET 0x0060
  59. #define OMAP3430_PRM_VOLTCTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0060)
  60. #define OMAP3_PRM_SRAM_PCHARGE_OFFSET 0x0064
  61. #define OMAP3430_PRM_SRAM_PCHARGE OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0064)
  62. #define OMAP3_PRM_CLKSRC_CTRL_OFFSET 0x0070
  63. #define OMAP3430_PRM_CLKSRC_CTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0070)
  64. #define OMAP3_PRM_VOLTSETUP1_OFFSET 0x0090
  65. #define OMAP3430_PRM_VOLTSETUP1 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0090)
  66. #define OMAP3_PRM_VOLTOFFSET_OFFSET 0x0094
  67. #define OMAP3430_PRM_VOLTOFFSET OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0094)
  68. #define OMAP3_PRM_CLKSETUP_OFFSET 0x0098
  69. #define OMAP3430_PRM_CLKSETUP OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0098)
  70. #define OMAP3_PRM_POLCTRL_OFFSET 0x009c
  71. #define OMAP3430_PRM_POLCTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x009c)
  72. #define OMAP3_PRM_VOLTSETUP2_OFFSET 0x00a0
  73. #define OMAP3430_PRM_VOLTSETUP2 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00a0)
  74. #define OMAP3_PRM_VP1_CONFIG_OFFSET 0x00b0
  75. #define OMAP3430_PRM_VP1_CONFIG OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b0)
  76. #define OMAP3_PRM_VP1_VSTEPMIN_OFFSET 0x00b4
  77. #define OMAP3430_PRM_VP1_VSTEPMIN OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b4)
  78. #define OMAP3_PRM_VP1_VSTEPMAX_OFFSET 0x00b8
  79. #define OMAP3430_PRM_VP1_VSTEPMAX OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b8)
  80. #define OMAP3_PRM_VP1_VLIMITTO_OFFSET 0x00bc
  81. #define OMAP3430_PRM_VP1_VLIMITTO OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00bc)
  82. #define OMAP3_PRM_VP1_VOLTAGE_OFFSET 0x00c0
  83. #define OMAP3430_PRM_VP1_VOLTAGE OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c0)
  84. #define OMAP3_PRM_VP1_STATUS_OFFSET 0x00c4
  85. #define OMAP3430_PRM_VP1_STATUS OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c4)
  86. #define OMAP3_PRM_VP2_CONFIG_OFFSET 0x00d0
  87. #define OMAP3430_PRM_VP2_CONFIG OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d0)
  88. #define OMAP3_PRM_VP2_VSTEPMIN_OFFSET 0x00d4
  89. #define OMAP3430_PRM_VP2_VSTEPMIN OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d4)
  90. #define OMAP3_PRM_VP2_VSTEPMAX_OFFSET 0x00d8
  91. #define OMAP3430_PRM_VP2_VSTEPMAX OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d8)
  92. #define OMAP3_PRM_VP2_VLIMITTO_OFFSET 0x00dc
  93. #define OMAP3430_PRM_VP2_VLIMITTO OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00dc)
  94. #define OMAP3_PRM_VP2_VOLTAGE_OFFSET 0x00e0
  95. #define OMAP3430_PRM_VP2_VOLTAGE OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e0)
  96. #define OMAP3_PRM_VP2_STATUS_OFFSET 0x00e4
  97. #define OMAP3430_PRM_VP2_STATUS OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e4)
  98. #define OMAP3_PRM_CLKSEL_OFFSET 0x0040
  99. #define OMAP3430_PRM_CLKSEL OMAP34XX_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0040)
  100. #define OMAP3_PRM_CLKOUT_CTRL_OFFSET 0x0070
  101. #define OMAP3430_PRM_CLKOUT_CTRL OMAP34XX_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0070)
  102. /* OMAP3 specific register offsets */
  103. #define OMAP3430ES2_PM_WKEN3 0x00f0
  104. #define OMAP3430ES2_PM_WKST3 0x00b8
  105. #define OMAP3430_PM_MPUGRPSEL 0x00a4
  106. #define OMAP3430_PM_MPUGRPSEL1 OMAP3430_PM_MPUGRPSEL
  107. #define OMAP3430ES2_PM_MPUGRPSEL3 0x00f8
  108. #define OMAP3430_PM_IVAGRPSEL 0x00a8
  109. #define OMAP3430_PM_IVAGRPSEL1 OMAP3430_PM_IVAGRPSEL
  110. #define OMAP3430ES2_PM_IVAGRPSEL3 0x00f4
  111. #define OMAP3430_PM_PREPWSTST 0x00e8
  112. #define OMAP3430_PRM_IRQSTATUS_IVA2 0x00f8
  113. #define OMAP3430_PRM_IRQENABLE_IVA2 0x00fc
  114. #ifndef __ASSEMBLER__
  115. /*
  116. * OMAP3 access functions for voltage controller (VC) and
  117. * voltage proccessor (VP) in the PRM.
  118. */
  119. extern u32 omap3_prm_vcvp_read(u8 offset);
  120. extern void omap3_prm_vcvp_write(u32 val, u8 offset);
  121. extern u32 omap3_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset);
  122. int __init omap3xxx_prm_init(const struct omap_prcm_init_data *data);
  123. void omap3xxx_prm_iva_idle(void);
  124. void omap3_prm_reset_modem(void);
  125. int omap3xxx_prm_clear_global_cold_reset(void);
  126. void omap3_prm_save_scratchpad_contents(u32 *ptr);
  127. void omap3_prm_init_pm(bool has_uart4, bool has_iva);
  128. #endif /* __ASSEMBLER */
  129. #endif