prm3xxx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * OMAP3xxx PRM module functions
  4. *
  5. * Copyright (C) 2010-2012 Texas Instruments, Inc.
  6. * Copyright (C) 2010 Nokia Corporation
  7. * Benoît Cousson
  8. * Paul Walmsley
  9. * Rajendra Nayak <[email protected]>
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/errno.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <linux/irq.h>
  16. #include <linux/of_irq.h>
  17. #include "soc.h"
  18. #include "common.h"
  19. #include "vp.h"
  20. #include "powerdomain.h"
  21. #include "prm3xxx.h"
  22. #include "prm2xxx_3xxx.h"
  23. #include "cm2xxx_3xxx.h"
  24. #include "prm-regbits-34xx.h"
  25. #include "cm3xxx.h"
  26. #include "cm-regbits-34xx.h"
  27. #include "clock.h"
  28. static void omap3xxx_prm_read_pending_irqs(unsigned long *events);
  29. static void omap3xxx_prm_ocp_barrier(void);
  30. static void omap3xxx_prm_save_and_clear_irqen(u32 *saved_mask);
  31. static void omap3xxx_prm_restore_irqen(u32 *saved_mask);
  32. static const struct omap_prcm_irq omap3_prcm_irqs[] = {
  33. OMAP_PRCM_IRQ("wkup", 0, 0),
  34. OMAP_PRCM_IRQ("io", 9, 1),
  35. };
  36. static struct omap_prcm_irq_setup omap3_prcm_irq_setup = {
  37. .ack = OMAP3_PRM_IRQSTATUS_MPU_OFFSET,
  38. .mask = OMAP3_PRM_IRQENABLE_MPU_OFFSET,
  39. .nr_regs = 1,
  40. .irqs = omap3_prcm_irqs,
  41. .nr_irqs = ARRAY_SIZE(omap3_prcm_irqs),
  42. .irq = 11 + OMAP_INTC_START,
  43. .read_pending_irqs = &omap3xxx_prm_read_pending_irqs,
  44. .ocp_barrier = &omap3xxx_prm_ocp_barrier,
  45. .save_and_clear_irqen = &omap3xxx_prm_save_and_clear_irqen,
  46. .restore_irqen = &omap3xxx_prm_restore_irqen,
  47. .reconfigure_io_chain = NULL,
  48. };
  49. /*
  50. * omap3_prm_reset_src_map - map from bits in the PRM_RSTST hardware
  51. * register (which are specific to OMAP3xxx SoCs) to reset source ID
  52. * bit shifts (which is an OMAP SoC-independent enumeration)
  53. */
  54. static struct prm_reset_src_map omap3xxx_prm_reset_src_map[] = {
  55. { OMAP3430_GLOBAL_COLD_RST_SHIFT, OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
  56. { OMAP3430_GLOBAL_SW_RST_SHIFT, OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
  57. { OMAP3430_SECURITY_VIOL_RST_SHIFT, OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
  58. { OMAP3430_MPU_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
  59. { OMAP3430_SECURE_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
  60. { OMAP3430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
  61. { OMAP3430_VDD1_VOLTAGE_MANAGER_RST_SHIFT,
  62. OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
  63. { OMAP3430_VDD2_VOLTAGE_MANAGER_RST_SHIFT,
  64. OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
  65. { OMAP3430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
  66. { OMAP3430_ICECRUSHER_RST_SHIFT, OMAP_ICECRUSHER_RST_SRC_ID_SHIFT },
  67. { -1, -1 },
  68. };
  69. /* PRM VP */
  70. /*
  71. * struct omap3_vp - OMAP3 VP register access description.
  72. * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
  73. */
  74. struct omap3_vp {
  75. u32 tranxdone_status;
  76. };
  77. static struct omap3_vp omap3_vp[] = {
  78. [OMAP3_VP_VDD_MPU_ID] = {
  79. .tranxdone_status = OMAP3430_VP1_TRANXDONE_ST_MASK,
  80. },
  81. [OMAP3_VP_VDD_CORE_ID] = {
  82. .tranxdone_status = OMAP3430_VP2_TRANXDONE_ST_MASK,
  83. },
  84. };
  85. #define MAX_VP_ID ARRAY_SIZE(omap3_vp);
  86. static u32 omap3_prm_vp_check_txdone(u8 vp_id)
  87. {
  88. struct omap3_vp *vp = &omap3_vp[vp_id];
  89. u32 irqstatus;
  90. irqstatus = omap2_prm_read_mod_reg(OCP_MOD,
  91. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  92. return irqstatus & vp->tranxdone_status;
  93. }
  94. static void omap3_prm_vp_clear_txdone(u8 vp_id)
  95. {
  96. struct omap3_vp *vp = &omap3_vp[vp_id];
  97. omap2_prm_write_mod_reg(vp->tranxdone_status,
  98. OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  99. }
  100. u32 omap3_prm_vcvp_read(u8 offset)
  101. {
  102. return omap2_prm_read_mod_reg(OMAP3430_GR_MOD, offset);
  103. }
  104. void omap3_prm_vcvp_write(u32 val, u8 offset)
  105. {
  106. omap2_prm_write_mod_reg(val, OMAP3430_GR_MOD, offset);
  107. }
  108. u32 omap3_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
  109. {
  110. return omap2_prm_rmw_mod_reg_bits(mask, bits, OMAP3430_GR_MOD, offset);
  111. }
  112. /**
  113. * omap3xxx_prm_dpll3_reset - use DPLL3 reset to reboot the OMAP SoC
  114. *
  115. * Set the DPLL3 reset bit, which should reboot the SoC. This is the
  116. * recommended way to restart the SoC, considering Errata i520. No
  117. * return value.
  118. */
  119. static void omap3xxx_prm_dpll3_reset(void)
  120. {
  121. omap2_prm_set_mod_reg_bits(OMAP_RST_DPLL3_MASK, OMAP3430_GR_MOD,
  122. OMAP2_RM_RSTCTRL);
  123. /* OCP barrier */
  124. omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP2_RM_RSTCTRL);
  125. }
  126. /**
  127. * omap3xxx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
  128. * @events: ptr to a u32, preallocated by caller
  129. *
  130. * Read PRM_IRQSTATUS_MPU bits, AND'ed with the currently-enabled PRM
  131. * MPU IRQs, and store the result into the u32 pointed to by @events.
  132. * No return value.
  133. */
  134. static void omap3xxx_prm_read_pending_irqs(unsigned long *events)
  135. {
  136. u32 mask, st;
  137. /* XXX Can the mask read be avoided (e.g., can it come from RAM?) */
  138. mask = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  139. st = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  140. events[0] = mask & st;
  141. }
  142. /**
  143. * omap3xxx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
  144. *
  145. * Force any buffered writes to the PRM IP block to complete. Needed
  146. * by the PRM IRQ handler, which reads and writes directly to the IP
  147. * block, to avoid race conditions after acknowledging or clearing IRQ
  148. * bits. No return value.
  149. */
  150. static void omap3xxx_prm_ocp_barrier(void)
  151. {
  152. omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
  153. }
  154. /**
  155. * omap3xxx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU reg
  156. * @saved_mask: ptr to a u32 array to save IRQENABLE bits
  157. *
  158. * Save the PRM_IRQENABLE_MPU register to @saved_mask. @saved_mask
  159. * must be allocated by the caller. Intended to be used in the PRM
  160. * interrupt handler suspend callback. The OCP barrier is needed to
  161. * ensure the write to disable PRM interrupts reaches the PRM before
  162. * returning; otherwise, spurious interrupts might occur. No return
  163. * value.
  164. */
  165. static void omap3xxx_prm_save_and_clear_irqen(u32 *saved_mask)
  166. {
  167. saved_mask[0] = omap2_prm_read_mod_reg(OCP_MOD,
  168. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  169. omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  170. /* OCP barrier */
  171. omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
  172. }
  173. /**
  174. * omap3xxx_prm_restore_irqen - set PRM_IRQENABLE_MPU register from args
  175. * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
  176. *
  177. * Restore the PRM_IRQENABLE_MPU register from @saved_mask. Intended
  178. * to be used in the PRM interrupt handler resume callback to restore
  179. * values saved by omap3xxx_prm_save_and_clear_irqen(). No OCP
  180. * barrier should be needed here; any pending PRM interrupts will fire
  181. * once the writes reach the PRM. No return value.
  182. */
  183. static void omap3xxx_prm_restore_irqen(u32 *saved_mask)
  184. {
  185. omap2_prm_write_mod_reg(saved_mask[0], OCP_MOD,
  186. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  187. }
  188. /**
  189. * omap3xxx_prm_clear_mod_irqs - clear wake-up events from PRCM interrupt
  190. * @module: PRM module to clear wakeups from
  191. * @regs: register set to clear, 1 or 3
  192. * @wkst_mask: wkst bits to clear
  193. *
  194. * The purpose of this function is to clear any wake-up events latched
  195. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  196. * may occur whilst attempting to clear a PM_WKST_x register and thus
  197. * set another bit in this register. A while loop is used to ensure
  198. * that any peripheral wake-up events occurring while attempting to
  199. * clear the PM_WKST_x are detected and cleared.
  200. */
  201. static int omap3xxx_prm_clear_mod_irqs(s16 module, u8 regs, u32 wkst_mask)
  202. {
  203. u32 wkst, fclk, iclk, clken;
  204. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  205. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  206. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  207. u16 grpsel_off = (regs == 3) ?
  208. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  209. int c = 0;
  210. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  211. wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
  212. wkst &= wkst_mask;
  213. if (wkst) {
  214. iclk = omap2_cm_read_mod_reg(module, iclk_off);
  215. fclk = omap2_cm_read_mod_reg(module, fclk_off);
  216. while (wkst) {
  217. clken = wkst;
  218. omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
  219. /*
  220. * For USBHOST, we don't know whether HOST1 or
  221. * HOST2 woke us up, so enable both f-clocks
  222. */
  223. if (module == OMAP3430ES2_USBHOST_MOD)
  224. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  225. omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
  226. omap2_prm_write_mod_reg(wkst, module, wkst_off);
  227. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  228. wkst &= wkst_mask;
  229. c++;
  230. }
  231. omap2_cm_write_mod_reg(iclk, module, iclk_off);
  232. omap2_cm_write_mod_reg(fclk, module, fclk_off);
  233. }
  234. return c;
  235. }
  236. /**
  237. * omap3_prm_reset_modem - toggle reset signal for modem
  238. *
  239. * Toggles the reset signal to modem IP block. Required to allow
  240. * OMAP3430 without stacked modem to idle properly.
  241. */
  242. void __init omap3_prm_reset_modem(void)
  243. {
  244. omap2_prm_write_mod_reg(
  245. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
  246. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
  247. CORE_MOD, OMAP2_RM_RSTCTRL);
  248. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  249. }
  250. /**
  251. * omap3_prm_init_pm - initialize PM related registers for PRM
  252. * @has_uart4: SoC has UART4
  253. * @has_iva: SoC has IVA
  254. *
  255. * Initializes PRM registers for PM use. Called from PM init.
  256. */
  257. void __init omap3_prm_init_pm(bool has_uart4, bool has_iva)
  258. {
  259. u32 en_uart4_mask;
  260. u32 grpsel_uart4_mask;
  261. /*
  262. * Enable control of expternal oscillator through
  263. * sys_clkreq. In the long run clock framework should
  264. * take care of this.
  265. */
  266. omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  267. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  268. OMAP3430_GR_MOD,
  269. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  270. /* setup wakup source */
  271. omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
  272. OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
  273. WKUP_MOD, PM_WKEN);
  274. /* No need to write EN_IO, that is always enabled */
  275. omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
  276. OMAP3430_GRPSEL_GPT1_MASK |
  277. OMAP3430_GRPSEL_GPT12_MASK,
  278. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  279. /* Enable PM_WKEN to support DSS LPR */
  280. omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
  281. OMAP3430_DSS_MOD, PM_WKEN);
  282. if (has_uart4) {
  283. en_uart4_mask = OMAP3630_EN_UART4_MASK;
  284. grpsel_uart4_mask = OMAP3630_GRPSEL_UART4_MASK;
  285. } else {
  286. en_uart4_mask = 0;
  287. grpsel_uart4_mask = 0;
  288. }
  289. /* Enable wakeups in PER */
  290. omap2_prm_write_mod_reg(en_uart4_mask |
  291. OMAP3430_EN_GPIO2_MASK |
  292. OMAP3430_EN_GPIO3_MASK |
  293. OMAP3430_EN_GPIO4_MASK |
  294. OMAP3430_EN_GPIO5_MASK |
  295. OMAP3430_EN_GPIO6_MASK |
  296. OMAP3430_EN_UART3_MASK |
  297. OMAP3430_EN_MCBSP2_MASK |
  298. OMAP3430_EN_MCBSP3_MASK |
  299. OMAP3430_EN_MCBSP4_MASK,
  300. OMAP3430_PER_MOD, PM_WKEN);
  301. /* and allow them to wake up MPU */
  302. omap2_prm_write_mod_reg(grpsel_uart4_mask |
  303. OMAP3430_GRPSEL_GPIO2_MASK |
  304. OMAP3430_GRPSEL_GPIO3_MASK |
  305. OMAP3430_GRPSEL_GPIO4_MASK |
  306. OMAP3430_GRPSEL_GPIO5_MASK |
  307. OMAP3430_GRPSEL_GPIO6_MASK |
  308. OMAP3430_GRPSEL_UART3_MASK |
  309. OMAP3430_GRPSEL_MCBSP2_MASK |
  310. OMAP3430_GRPSEL_MCBSP3_MASK |
  311. OMAP3430_GRPSEL_MCBSP4_MASK,
  312. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  313. /* Don't attach IVA interrupts */
  314. if (has_iva) {
  315. omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  316. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  317. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  318. omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD,
  319. OMAP3430_PM_IVAGRPSEL);
  320. }
  321. /* Clear any pending 'reset' flags */
  322. omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  323. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  324. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  325. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  326. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  327. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  328. omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD,
  329. OMAP2_RM_RSTST);
  330. /* Clear any pending PRCM interrupts */
  331. omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  332. /* We need to idle iva2_pwrdm even on am3703 with no iva2. */
  333. omap3xxx_prm_iva_idle();
  334. omap3_prm_reset_modem();
  335. }
  336. /**
  337. * omap3430_pre_es3_1_reconfigure_io_chain - restart wake-up daisy chain
  338. *
  339. * The ST_IO_CHAIN bit does not exist in 3430 before es3.1. The only
  340. * thing we can do is toggle EN_IO bit for earlier omaps.
  341. */
  342. static void omap3430_pre_es3_1_reconfigure_io_chain(void)
  343. {
  344. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  345. PM_WKEN);
  346. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  347. PM_WKEN);
  348. omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  349. }
  350. /**
  351. * omap3_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
  352. *
  353. * Clear any previously-latched I/O wakeup events and ensure that the
  354. * I/O wakeup gates are aligned with the current mux settings. Works
  355. * by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
  356. * deasserting WUCLKIN and clearing the ST_IO_CHAIN WKST bit. No
  357. * return value. These registers are only available in 3430 es3.1 and later.
  358. */
  359. static void omap3_prm_reconfigure_io_chain(void)
  360. {
  361. int i = 0;
  362. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  363. PM_WKEN);
  364. omap_test_timeout(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST) &
  365. OMAP3430_ST_IO_CHAIN_MASK,
  366. MAX_IOPAD_LATCH_TIME, i);
  367. if (i == MAX_IOPAD_LATCH_TIME)
  368. pr_warn("PRM: I/O chain clock line assertion timed out\n");
  369. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  370. PM_WKEN);
  371. omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK, WKUP_MOD,
  372. PM_WKST);
  373. omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST);
  374. }
  375. /**
  376. * omap3xxx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
  377. *
  378. * Activates the I/O wakeup event latches and allows events logged by
  379. * those latches to signal a wakeup event to the PRCM. For I/O
  380. * wakeups to occur, WAKEUPENABLE bits must be set in the pad mux
  381. * registers, and omap3xxx_prm_reconfigure_io_chain() must be called.
  382. * No return value.
  383. */
  384. static void omap3xxx_prm_enable_io_wakeup(void)
  385. {
  386. if (prm_features & PRM_HAS_IO_WAKEUP)
  387. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  388. PM_WKEN);
  389. }
  390. /**
  391. * omap3xxx_prm_read_reset_sources - return the last SoC reset source
  392. *
  393. * Return a u32 representing the last reset sources of the SoC. The
  394. * returned reset source bits are standardized across OMAP SoCs.
  395. */
  396. static u32 omap3xxx_prm_read_reset_sources(void)
  397. {
  398. struct prm_reset_src_map *p;
  399. u32 r = 0;
  400. u32 v;
  401. v = omap2_prm_read_mod_reg(WKUP_MOD, OMAP2_RM_RSTST);
  402. p = omap3xxx_prm_reset_src_map;
  403. while (p->reg_shift >= 0 && p->std_shift >= 0) {
  404. if (v & (1 << p->reg_shift))
  405. r |= 1 << p->std_shift;
  406. p++;
  407. }
  408. return r;
  409. }
  410. /**
  411. * omap3xxx_prm_iva_idle - ensure IVA is in idle so it can be put into retention
  412. *
  413. * In cases where IVA2 is activated by bootcode, it may prevent
  414. * full-chip retention or off-mode because it is not idle. This
  415. * function forces the IVA2 into idle state so it can go
  416. * into retention/off and thus allow full-chip retention/off.
  417. */
  418. void omap3xxx_prm_iva_idle(void)
  419. {
  420. /* ensure IVA2 clock is disabled */
  421. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  422. /* if no clock activity, nothing else to do */
  423. if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  424. OMAP3430_CLKACTIVITY_IVA2_MASK))
  425. return;
  426. /* Reset IVA2 */
  427. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  428. OMAP3430_RST2_IVA2_MASK |
  429. OMAP3430_RST3_IVA2_MASK,
  430. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  431. /* Enable IVA2 clock */
  432. omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  433. OMAP3430_IVA2_MOD, CM_FCLKEN);
  434. /* Un-reset IVA2 */
  435. omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  436. /* Disable IVA2 clock */
  437. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  438. /* Reset IVA2 */
  439. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  440. OMAP3430_RST2_IVA2_MASK |
  441. OMAP3430_RST3_IVA2_MASK,
  442. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  443. }
  444. /**
  445. * omap3xxx_prm_clear_global_cold_reset - checks the global cold reset status
  446. * and clears it if asserted
  447. *
  448. * Checks if cold-reset has occurred and clears the status bit if yes. Returns
  449. * 1 if cold-reset has occurred, 0 otherwise.
  450. */
  451. int omap3xxx_prm_clear_global_cold_reset(void)
  452. {
  453. if (omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) &
  454. OMAP3430_GLOBAL_COLD_RST_MASK) {
  455. omap2_prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK,
  456. OMAP3430_GR_MOD,
  457. OMAP3_PRM_RSTST_OFFSET);
  458. return 1;
  459. }
  460. return 0;
  461. }
  462. void omap3_prm_save_scratchpad_contents(u32 *ptr)
  463. {
  464. *ptr++ = omap2_prm_read_mod_reg(OMAP3430_GR_MOD,
  465. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  466. *ptr++ = omap2_prm_read_mod_reg(OMAP3430_GR_MOD,
  467. OMAP3_PRM_CLKSEL_OFFSET);
  468. }
  469. /* Powerdomain low-level functions */
  470. static int omap3_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
  471. {
  472. omap2_prm_rmw_mod_reg_bits(OMAP_POWERSTATE_MASK,
  473. (pwrst << OMAP_POWERSTATE_SHIFT),
  474. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  475. return 0;
  476. }
  477. static int omap3_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
  478. {
  479. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  480. OMAP2_PM_PWSTCTRL,
  481. OMAP_POWERSTATE_MASK);
  482. }
  483. static int omap3_pwrdm_read_pwrst(struct powerdomain *pwrdm)
  484. {
  485. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  486. OMAP2_PM_PWSTST,
  487. OMAP_POWERSTATEST_MASK);
  488. }
  489. /* Applicable only for OMAP3. Not supported on OMAP2 */
  490. static int omap3_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
  491. {
  492. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  493. OMAP3430_PM_PREPWSTST,
  494. OMAP3430_LASTPOWERSTATEENTERED_MASK);
  495. }
  496. static int omap3_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
  497. {
  498. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  499. OMAP2_PM_PWSTST,
  500. OMAP3430_LOGICSTATEST_MASK);
  501. }
  502. static int omap3_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
  503. {
  504. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  505. OMAP2_PM_PWSTCTRL,
  506. OMAP3430_LOGICSTATEST_MASK);
  507. }
  508. static int omap3_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
  509. {
  510. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  511. OMAP3430_PM_PREPWSTST,
  512. OMAP3430_LASTLOGICSTATEENTERED_MASK);
  513. }
  514. static int omap3_get_mem_bank_lastmemst_mask(u8 bank)
  515. {
  516. switch (bank) {
  517. case 0:
  518. return OMAP3430_LASTMEM1STATEENTERED_MASK;
  519. case 1:
  520. return OMAP3430_LASTMEM2STATEENTERED_MASK;
  521. case 2:
  522. return OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK;
  523. case 3:
  524. return OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK;
  525. default:
  526. WARN_ON(1); /* should never happen */
  527. return -EEXIST;
  528. }
  529. return 0;
  530. }
  531. static int omap3_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  532. {
  533. u32 m;
  534. m = omap3_get_mem_bank_lastmemst_mask(bank);
  535. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  536. OMAP3430_PM_PREPWSTST, m);
  537. }
  538. static int omap3_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
  539. {
  540. omap2_prm_write_mod_reg(0, pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST);
  541. return 0;
  542. }
  543. static int omap3_pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm)
  544. {
  545. return omap2_prm_rmw_mod_reg_bits(0,
  546. 1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  547. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  548. }
  549. static int omap3_pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm)
  550. {
  551. return omap2_prm_rmw_mod_reg_bits(1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  552. 0, pwrdm->prcm_offs,
  553. OMAP2_PM_PWSTCTRL);
  554. }
  555. struct pwrdm_ops omap3_pwrdm_operations = {
  556. .pwrdm_set_next_pwrst = omap3_pwrdm_set_next_pwrst,
  557. .pwrdm_read_next_pwrst = omap3_pwrdm_read_next_pwrst,
  558. .pwrdm_read_pwrst = omap3_pwrdm_read_pwrst,
  559. .pwrdm_read_prev_pwrst = omap3_pwrdm_read_prev_pwrst,
  560. .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
  561. .pwrdm_read_logic_pwrst = omap3_pwrdm_read_logic_pwrst,
  562. .pwrdm_read_logic_retst = omap3_pwrdm_read_logic_retst,
  563. .pwrdm_read_prev_logic_pwrst = omap3_pwrdm_read_prev_logic_pwrst,
  564. .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
  565. .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
  566. .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
  567. .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
  568. .pwrdm_read_prev_mem_pwrst = omap3_pwrdm_read_prev_mem_pwrst,
  569. .pwrdm_clear_all_prev_pwrst = omap3_pwrdm_clear_all_prev_pwrst,
  570. .pwrdm_enable_hdwr_sar = omap3_pwrdm_enable_hdwr_sar,
  571. .pwrdm_disable_hdwr_sar = omap3_pwrdm_disable_hdwr_sar,
  572. .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
  573. };
  574. /*
  575. *
  576. */
  577. static int omap3xxx_prm_late_init(void);
  578. static struct prm_ll_data omap3xxx_prm_ll_data = {
  579. .read_reset_sources = &omap3xxx_prm_read_reset_sources,
  580. .late_init = &omap3xxx_prm_late_init,
  581. .assert_hardreset = &omap2_prm_assert_hardreset,
  582. .deassert_hardreset = &omap2_prm_deassert_hardreset,
  583. .is_hardreset_asserted = &omap2_prm_is_hardreset_asserted,
  584. .reset_system = &omap3xxx_prm_dpll3_reset,
  585. .clear_mod_irqs = &omap3xxx_prm_clear_mod_irqs,
  586. .vp_check_txdone = &omap3_prm_vp_check_txdone,
  587. .vp_clear_txdone = &omap3_prm_vp_clear_txdone,
  588. };
  589. int __init omap3xxx_prm_init(const struct omap_prcm_init_data *data)
  590. {
  591. omap2_clk_legacy_provider_init(TI_CLKM_PRM,
  592. prm_base.va + OMAP3430_IVA2_MOD);
  593. if (omap3_has_io_wakeup())
  594. prm_features |= PRM_HAS_IO_WAKEUP;
  595. return prm_register(&omap3xxx_prm_ll_data);
  596. }
  597. static const struct of_device_id omap3_prm_dt_match_table[] = {
  598. { .compatible = "ti,omap3-prm" },
  599. { }
  600. };
  601. static int omap3xxx_prm_late_init(void)
  602. {
  603. struct device_node *np;
  604. int irq_num;
  605. if (!(prm_features & PRM_HAS_IO_WAKEUP))
  606. return 0;
  607. if (omap3_has_io_chain_ctrl())
  608. omap3_prcm_irq_setup.reconfigure_io_chain =
  609. omap3_prm_reconfigure_io_chain;
  610. else
  611. omap3_prcm_irq_setup.reconfigure_io_chain =
  612. omap3430_pre_es3_1_reconfigure_io_chain;
  613. np = of_find_matching_node(NULL, omap3_prm_dt_match_table);
  614. if (!np) {
  615. pr_err("PRM: no device tree node for interrupt?\n");
  616. return -ENODEV;
  617. }
  618. irq_num = of_irq_get(np, 0);
  619. of_node_put(np);
  620. if (irq_num == -EPROBE_DEFER)
  621. return irq_num;
  622. omap3_prcm_irq_setup.irq = irq_num;
  623. omap3xxx_prm_enable_io_wakeup();
  624. return omap_prcm_register_chain_handler(&omap3_prcm_irq_setup);
  625. }
  626. static void __exit omap3xxx_prm_exit(void)
  627. {
  628. prm_unregister(&omap3xxx_prm_ll_data);
  629. }
  630. __exitcall(omap3xxx_prm_exit);