powerdomain.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * OMAP2/3/4 powerdomain control
  4. *
  5. * Copyright (C) 2007-2008, 2010 Texas Instruments, Inc.
  6. * Copyright (C) 2007-2011 Nokia Corporation
  7. *
  8. * Paul Walmsley
  9. *
  10. * XXX This should be moved to the mach-omap2/ directory at the earliest
  11. * opportunity.
  12. */
  13. #ifndef __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H
  14. #define __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H
  15. #include <linux/types.h>
  16. #include <linux/list.h>
  17. #include <linux/spinlock.h>
  18. /* Powerdomain basic power states */
  19. #define PWRDM_POWER_OFF 0x0
  20. #define PWRDM_POWER_RET 0x1
  21. #define PWRDM_POWER_INACTIVE 0x2
  22. #define PWRDM_POWER_ON 0x3
  23. #define PWRDM_MAX_PWRSTS 4
  24. /* Powerdomain allowable state bitfields */
  25. #define PWRSTS_ON (1 << PWRDM_POWER_ON)
  26. #define PWRSTS_INACTIVE (1 << PWRDM_POWER_INACTIVE)
  27. #define PWRSTS_RET (1 << PWRDM_POWER_RET)
  28. #define PWRSTS_OFF (1 << PWRDM_POWER_OFF)
  29. #define PWRSTS_OFF_ON (PWRSTS_OFF | PWRSTS_ON)
  30. #define PWRSTS_OFF_RET (PWRSTS_OFF | PWRSTS_RET)
  31. #define PWRSTS_RET_ON (PWRSTS_RET | PWRSTS_ON)
  32. #define PWRSTS_OFF_RET_ON (PWRSTS_OFF_RET | PWRSTS_ON)
  33. #define PWRSTS_INA_ON (PWRSTS_INACTIVE | PWRSTS_ON)
  34. /*
  35. * Powerdomain flags (struct powerdomain.flags)
  36. *
  37. * PWRDM_HAS_HDWR_SAR - powerdomain has hardware save-and-restore support
  38. *
  39. * PWRDM_HAS_MPU_QUIRK - MPU pwr domain has MEM bank 0 bits in MEM
  40. * bank 1 position. This is true for OMAP3430
  41. *
  42. * PWRDM_HAS_LOWPOWERSTATECHANGE - can transition from a sleep state
  43. * to a lower sleep state without waking up the powerdomain
  44. */
  45. #define PWRDM_HAS_HDWR_SAR BIT(0)
  46. #define PWRDM_HAS_MPU_QUIRK BIT(1)
  47. #define PWRDM_HAS_LOWPOWERSTATECHANGE BIT(2)
  48. /*
  49. * Number of memory banks that are power-controllable. On OMAP4430, the
  50. * maximum is 5.
  51. */
  52. #define PWRDM_MAX_MEM_BANKS 5
  53. /*
  54. * Maximum number of clockdomains that can be associated with a powerdomain.
  55. * PER powerdomain on AM33XX is the worst case
  56. */
  57. #define PWRDM_MAX_CLKDMS 11
  58. /* XXX A completely arbitrary number. What is reasonable here? */
  59. #define PWRDM_TRANSITION_BAILOUT 100000
  60. struct clockdomain;
  61. struct powerdomain;
  62. struct voltagedomain;
  63. /**
  64. * struct powerdomain - OMAP powerdomain
  65. * @name: Powerdomain name
  66. * @voltdm: voltagedomain containing this powerdomain
  67. * @prcm_offs: the address offset from CM_BASE/PRM_BASE
  68. * @prcm_partition: (OMAP4 only) the PRCM partition ID containing @prcm_offs
  69. * @pwrsts: Possible powerdomain power states
  70. * @pwrsts_logic_ret: Possible logic power states when pwrdm in RETENTION
  71. * @flags: Powerdomain flags
  72. * @banks: Number of software-controllable memory banks in this powerdomain
  73. * @pwrsts_mem_ret: Possible memory bank pwrstates when pwrdm in RETENTION
  74. * @pwrsts_mem_on: Possible memory bank pwrstates when pwrdm in ON
  75. * @pwrdm_clkdms: Clockdomains in this powerdomain
  76. * @node: list_head linking all powerdomains
  77. * @voltdm_node: list_head linking all powerdomains in a voltagedomain
  78. * @pwrstctrl_offs: (AM33XX only) XXX_PWRSTCTRL reg offset from prcm_offs
  79. * @pwrstst_offs: (AM33XX only) XXX_PWRSTST reg offset from prcm_offs
  80. * @logicretstate_mask: (AM33XX only) mask for logic retention bitfield
  81. * in @pwrstctrl_offs
  82. * @mem_on_mask: (AM33XX only) mask for mem on bitfield in @pwrstctrl_offs
  83. * @mem_ret_mask: (AM33XX only) mask for mem ret bitfield in @pwrstctrl_offs
  84. * @mem_pwrst_mask: (AM33XX only) mask for mem state bitfield in @pwrstst_offs
  85. * @mem_retst_mask: (AM33XX only) mask for mem retention state bitfield
  86. * in @pwrstctrl_offs
  87. * @state:
  88. * @state_counter:
  89. * @timer:
  90. * @state_timer:
  91. * @_lock: spinlock used to serialize powerdomain and some clockdomain ops
  92. * @_lock_flags: stored flags when @_lock is taken
  93. *
  94. * @prcm_partition possible values are defined in mach-omap2/prcm44xx.h.
  95. */
  96. struct powerdomain {
  97. const char *name;
  98. union {
  99. const char *name;
  100. struct voltagedomain *ptr;
  101. } voltdm;
  102. const s16 prcm_offs;
  103. const u8 pwrsts;
  104. const u8 pwrsts_logic_ret;
  105. const u8 flags;
  106. const u8 banks;
  107. const u8 pwrsts_mem_ret[PWRDM_MAX_MEM_BANKS];
  108. const u8 pwrsts_mem_on[PWRDM_MAX_MEM_BANKS];
  109. const u8 prcm_partition;
  110. struct clockdomain *pwrdm_clkdms[PWRDM_MAX_CLKDMS];
  111. struct list_head node;
  112. struct list_head voltdm_node;
  113. int state;
  114. unsigned state_counter[PWRDM_MAX_PWRSTS];
  115. unsigned ret_logic_off_counter;
  116. unsigned ret_mem_off_counter[PWRDM_MAX_MEM_BANKS];
  117. spinlock_t _lock;
  118. unsigned long _lock_flags;
  119. const u8 pwrstctrl_offs;
  120. const u8 pwrstst_offs;
  121. const u32 logicretstate_mask;
  122. const u32 mem_on_mask[PWRDM_MAX_MEM_BANKS];
  123. const u32 mem_ret_mask[PWRDM_MAX_MEM_BANKS];
  124. const u32 mem_pwrst_mask[PWRDM_MAX_MEM_BANKS];
  125. const u32 mem_retst_mask[PWRDM_MAX_MEM_BANKS];
  126. #ifdef CONFIG_PM_DEBUG
  127. s64 timer;
  128. s64 state_timer[PWRDM_MAX_PWRSTS];
  129. #endif
  130. u32 context;
  131. };
  132. /**
  133. * struct pwrdm_ops - Arch specific function implementations
  134. * @pwrdm_set_next_pwrst: Set the target power state for a pd
  135. * @pwrdm_read_next_pwrst: Read the target power state set for a pd
  136. * @pwrdm_read_pwrst: Read the current power state of a pd
  137. * @pwrdm_read_prev_pwrst: Read the prev power state entered by the pd
  138. * @pwrdm_set_logic_retst: Set the logic state in RET for a pd
  139. * @pwrdm_set_mem_onst: Set the Memory state in ON for a pd
  140. * @pwrdm_set_mem_retst: Set the Memory state in RET for a pd
  141. * @pwrdm_read_logic_pwrst: Read the current logic state of a pd
  142. * @pwrdm_read_prev_logic_pwrst: Read the previous logic state entered by a pd
  143. * @pwrdm_read_logic_retst: Read the logic state in RET for a pd
  144. * @pwrdm_read_mem_pwrst: Read the current memory state of a pd
  145. * @pwrdm_read_prev_mem_pwrst: Read the previous memory state entered by a pd
  146. * @pwrdm_read_mem_retst: Read the memory state in RET for a pd
  147. * @pwrdm_clear_all_prev_pwrst: Clear all previous power states logged for a pd
  148. * @pwrdm_enable_hdwr_sar: Enable Hardware Save-Restore feature for the pd
  149. * @pwrdm_disable_hdwr_sar: Disable Hardware Save-Restore feature for a pd
  150. * @pwrdm_set_lowpwrstchange: Enable pd transitions from a shallow to deep sleep
  151. * @pwrdm_wait_transition: Wait for a pd state transition to complete
  152. * @pwrdm_has_voltdm: Check if a voltdm association is needed
  153. *
  154. * Regarding @pwrdm_set_lowpwrstchange: On the OMAP2 and 3-family
  155. * chips, a powerdomain's power state is not allowed to directly
  156. * transition from one low-power state (e.g., CSWR) to another
  157. * low-power state (e.g., OFF) without first waking up the
  158. * powerdomain. This wastes energy. So OMAP4 chips support the
  159. * ability to transition a powerdomain power state directly from one
  160. * low-power state to another. The function pointed to by
  161. * @pwrdm_set_lowpwrstchange is intended to configure the OMAP4
  162. * hardware powerdomain state machine to enable this feature.
  163. */
  164. struct pwrdm_ops {
  165. int (*pwrdm_set_next_pwrst)(struct powerdomain *pwrdm, u8 pwrst);
  166. int (*pwrdm_read_next_pwrst)(struct powerdomain *pwrdm);
  167. int (*pwrdm_read_pwrst)(struct powerdomain *pwrdm);
  168. int (*pwrdm_read_prev_pwrst)(struct powerdomain *pwrdm);
  169. int (*pwrdm_set_logic_retst)(struct powerdomain *pwrdm, u8 pwrst);
  170. int (*pwrdm_set_mem_onst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  171. int (*pwrdm_set_mem_retst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  172. int (*pwrdm_read_logic_pwrst)(struct powerdomain *pwrdm);
  173. int (*pwrdm_read_prev_logic_pwrst)(struct powerdomain *pwrdm);
  174. int (*pwrdm_read_logic_retst)(struct powerdomain *pwrdm);
  175. int (*pwrdm_read_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
  176. int (*pwrdm_read_prev_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
  177. int (*pwrdm_read_mem_retst)(struct powerdomain *pwrdm, u8 bank);
  178. int (*pwrdm_clear_all_prev_pwrst)(struct powerdomain *pwrdm);
  179. int (*pwrdm_enable_hdwr_sar)(struct powerdomain *pwrdm);
  180. int (*pwrdm_disable_hdwr_sar)(struct powerdomain *pwrdm);
  181. int (*pwrdm_set_lowpwrstchange)(struct powerdomain *pwrdm);
  182. int (*pwrdm_wait_transition)(struct powerdomain *pwrdm);
  183. int (*pwrdm_has_voltdm)(void);
  184. void (*pwrdm_save_context)(struct powerdomain *pwrdm);
  185. void (*pwrdm_restore_context)(struct powerdomain *pwrdm);
  186. };
  187. int pwrdm_register_platform_funcs(struct pwrdm_ops *custom_funcs);
  188. int pwrdm_register_pwrdms(struct powerdomain **pwrdm_list);
  189. int pwrdm_complete_init(void);
  190. struct powerdomain *pwrdm_lookup(const char *name);
  191. int pwrdm_for_each(int (*fn)(struct powerdomain *pwrdm, void *user),
  192. void *user);
  193. int pwrdm_for_each_nolock(int (*fn)(struct powerdomain *pwrdm, void *user),
  194. void *user);
  195. int pwrdm_add_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
  196. int pwrdm_get_mem_bank_count(struct powerdomain *pwrdm);
  197. u8 pwrdm_get_valid_lp_state(struct powerdomain *pwrdm,
  198. bool is_logic_state, u8 req_state);
  199. int pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst);
  200. int pwrdm_read_next_pwrst(struct powerdomain *pwrdm);
  201. int pwrdm_read_pwrst(struct powerdomain *pwrdm);
  202. int pwrdm_read_prev_pwrst(struct powerdomain *pwrdm);
  203. int pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm);
  204. int pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst);
  205. int pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  206. int pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  207. int pwrdm_read_logic_pwrst(struct powerdomain *pwrdm);
  208. int pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm);
  209. int pwrdm_read_logic_retst(struct powerdomain *pwrdm);
  210. int pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
  211. int pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
  212. int pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank);
  213. int pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm);
  214. int pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm);
  215. bool pwrdm_has_hdwr_sar(struct powerdomain *pwrdm);
  216. int pwrdm_state_switch_nolock(struct powerdomain *pwrdm);
  217. int pwrdm_state_switch(struct powerdomain *pwrdm);
  218. int pwrdm_pre_transition(struct powerdomain *pwrdm);
  219. int pwrdm_post_transition(struct powerdomain *pwrdm);
  220. int pwrdm_get_context_loss_count(struct powerdomain *pwrdm);
  221. bool pwrdm_can_ever_lose_context(struct powerdomain *pwrdm);
  222. extern int omap_set_pwrdm_state(struct powerdomain *pwrdm, u8 state);
  223. extern void omap242x_powerdomains_init(void);
  224. extern void omap243x_powerdomains_init(void);
  225. extern void omap3xxx_powerdomains_init(void);
  226. extern void am33xx_powerdomains_init(void);
  227. extern void omap44xx_powerdomains_init(void);
  228. extern void omap54xx_powerdomains_init(void);
  229. extern void dra7xx_powerdomains_init(void);
  230. void am43xx_powerdomains_init(void);
  231. extern struct pwrdm_ops omap2_pwrdm_operations;
  232. extern struct pwrdm_ops omap3_pwrdm_operations;
  233. extern struct pwrdm_ops am33xx_pwrdm_operations;
  234. extern struct pwrdm_ops omap4_pwrdm_operations;
  235. /* Common Internal functions used across OMAP rev's */
  236. extern u32 omap2_pwrdm_get_mem_bank_onstate_mask(u8 bank);
  237. extern u32 omap2_pwrdm_get_mem_bank_retst_mask(u8 bank);
  238. extern u32 omap2_pwrdm_get_mem_bank_stst_mask(u8 bank);
  239. extern struct powerdomain wkup_omap2_pwrdm;
  240. extern struct powerdomain gfx_omap2_pwrdm;
  241. extern void pwrdm_lock(struct powerdomain *pwrdm);
  242. extern void pwrdm_unlock(struct powerdomain *pwrdm);
  243. extern void pwrdms_save_context(void);
  244. extern void pwrdms_restore_context(void);
  245. extern void pwrdms_lost_power(void);
  246. #endif