omap_hwmod.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * omap_hwmod macros, structures
  4. *
  5. * Copyright (C) 2009-2011 Nokia Corporation
  6. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  7. * Paul Walmsley
  8. *
  9. * Created in collaboration with (alphabetical order): Benoît Cousson,
  10. * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
  11. * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * These headers and macros are used to define OMAP on-chip module
  14. * data and their integration with other OMAP modules and Linux.
  15. * Copious documentation and references can also be found in the
  16. * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
  17. * writing).
  18. *
  19. * To do:
  20. * - add interconnect error log structures
  21. * - init_conn_id_bit (CONNID_BIT_VECTOR)
  22. * - implement default hwmod SMS/SDRC flags?
  23. * - move Linux-specific data ("non-ROM data") out
  24. */
  25. #ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  26. #define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  27. #include <linux/kernel.h>
  28. #include <linux/init.h>
  29. #include <linux/list.h>
  30. #include <linux/ioport.h>
  31. #include <linux/spinlock.h>
  32. struct omap_device;
  33. extern struct sysc_regbits omap_hwmod_sysc_type1;
  34. extern struct sysc_regbits omap_hwmod_sysc_type2;
  35. extern struct sysc_regbits omap_hwmod_sysc_type3;
  36. extern struct sysc_regbits omap34xx_sr_sysc_fields;
  37. extern struct sysc_regbits omap36xx_sr_sysc_fields;
  38. extern struct sysc_regbits omap3_sham_sysc_fields;
  39. extern struct sysc_regbits omap3xxx_aes_sysc_fields;
  40. extern struct sysc_regbits omap_hwmod_sysc_type_mcasp;
  41. extern struct sysc_regbits omap_hwmod_sysc_type_usb_host_fs;
  42. /*
  43. * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
  44. * with the original PRCM protocol defined for OMAP2420
  45. */
  46. #define SYSC_TYPE1_MIDLEMODE_SHIFT 12
  47. #define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_TYPE1_MIDLEMODE_SHIFT)
  48. #define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
  49. #define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_TYPE1_CLOCKACTIVITY_SHIFT)
  50. #define SYSC_TYPE1_SIDLEMODE_SHIFT 3
  51. #define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_TYPE1_SIDLEMODE_SHIFT)
  52. #define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
  53. #define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_TYPE1_ENAWAKEUP_SHIFT)
  54. #define SYSC_TYPE1_SOFTRESET_SHIFT 1
  55. #define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_TYPE1_SOFTRESET_SHIFT)
  56. #define SYSC_TYPE1_AUTOIDLE_SHIFT 0
  57. #define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_TYPE1_AUTOIDLE_SHIFT)
  58. /*
  59. * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
  60. * with the new PRCM protocol defined for new OMAP4 IPs.
  61. */
  62. #define SYSC_TYPE2_SOFTRESET_SHIFT 0
  63. #define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
  64. #define SYSC_TYPE2_SIDLEMODE_SHIFT 2
  65. #define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
  66. #define SYSC_TYPE2_MIDLEMODE_SHIFT 4
  67. #define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
  68. #define SYSC_TYPE2_DMADISABLE_SHIFT 16
  69. #define SYSC_TYPE2_DMADISABLE_MASK (0x1 << SYSC_TYPE2_DMADISABLE_SHIFT)
  70. /*
  71. * OCP SYSCONFIG bit shifts/masks TYPE3.
  72. * This is applicable for some IPs present in AM33XX
  73. */
  74. #define SYSC_TYPE3_SIDLEMODE_SHIFT 0
  75. #define SYSC_TYPE3_SIDLEMODE_MASK (0x3 << SYSC_TYPE3_SIDLEMODE_SHIFT)
  76. #define SYSC_TYPE3_MIDLEMODE_SHIFT 2
  77. #define SYSC_TYPE3_MIDLEMODE_MASK (0x3 << SYSC_TYPE3_MIDLEMODE_SHIFT)
  78. /* OCP SYSSTATUS bit shifts/masks */
  79. #define SYSS_RESETDONE_SHIFT 0
  80. #define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
  81. /* Master standby/slave idle mode flags */
  82. #define HWMOD_IDLEMODE_FORCE (1 << 0)
  83. #define HWMOD_IDLEMODE_NO (1 << 1)
  84. #define HWMOD_IDLEMODE_SMART (1 << 2)
  85. #define HWMOD_IDLEMODE_SMART_WKUP (1 << 3)
  86. /* modulemode control type (SW or HW) */
  87. #define MODULEMODE_HWCTRL 1
  88. #define MODULEMODE_SWCTRL 2
  89. #define DEBUG_OMAP2UART1_FLAGS 0
  90. #define DEBUG_OMAP2UART2_FLAGS 0
  91. #define DEBUG_OMAP2UART3_FLAGS 0
  92. #define DEBUG_OMAP3UART3_FLAGS 0
  93. #define DEBUG_OMAP3UART4_FLAGS 0
  94. #define DEBUG_OMAP4UART3_FLAGS 0
  95. #define DEBUG_OMAP4UART4_FLAGS 0
  96. #define DEBUG_TI81XXUART1_FLAGS 0
  97. #define DEBUG_TI81XXUART2_FLAGS 0
  98. #define DEBUG_TI81XXUART3_FLAGS 0
  99. #define DEBUG_AM33XXUART1_FLAGS 0
  100. #define DEBUG_OMAPUART_FLAGS (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET)
  101. #ifdef CONFIG_OMAP_GPMC_DEBUG
  102. #define DEBUG_OMAP_GPMC_HWMOD_FLAGS HWMOD_INIT_NO_RESET
  103. #else
  104. #define DEBUG_OMAP_GPMC_HWMOD_FLAGS 0
  105. #endif
  106. #if defined(CONFIG_DEBUG_OMAP2UART1)
  107. #undef DEBUG_OMAP2UART1_FLAGS
  108. #define DEBUG_OMAP2UART1_FLAGS DEBUG_OMAPUART_FLAGS
  109. #elif defined(CONFIG_DEBUG_OMAP2UART2)
  110. #undef DEBUG_OMAP2UART2_FLAGS
  111. #define DEBUG_OMAP2UART2_FLAGS DEBUG_OMAPUART_FLAGS
  112. #elif defined(CONFIG_DEBUG_OMAP2UART3)
  113. #undef DEBUG_OMAP2UART3_FLAGS
  114. #define DEBUG_OMAP2UART3_FLAGS DEBUG_OMAPUART_FLAGS
  115. #elif defined(CONFIG_DEBUG_OMAP3UART3)
  116. #undef DEBUG_OMAP3UART3_FLAGS
  117. #define DEBUG_OMAP3UART3_FLAGS DEBUG_OMAPUART_FLAGS
  118. #elif defined(CONFIG_DEBUG_OMAP3UART4)
  119. #undef DEBUG_OMAP3UART4_FLAGS
  120. #define DEBUG_OMAP3UART4_FLAGS DEBUG_OMAPUART_FLAGS
  121. #elif defined(CONFIG_DEBUG_OMAP4UART3)
  122. #undef DEBUG_OMAP4UART3_FLAGS
  123. #define DEBUG_OMAP4UART3_FLAGS DEBUG_OMAPUART_FLAGS
  124. #elif defined(CONFIG_DEBUG_OMAP4UART4)
  125. #undef DEBUG_OMAP4UART4_FLAGS
  126. #define DEBUG_OMAP4UART4_FLAGS DEBUG_OMAPUART_FLAGS
  127. #elif defined(CONFIG_DEBUG_TI81XXUART1)
  128. #undef DEBUG_TI81XXUART1_FLAGS
  129. #define DEBUG_TI81XXUART1_FLAGS DEBUG_OMAPUART_FLAGS
  130. #elif defined(CONFIG_DEBUG_TI81XXUART2)
  131. #undef DEBUG_TI81XXUART2_FLAGS
  132. #define DEBUG_TI81XXUART2_FLAGS DEBUG_OMAPUART_FLAGS
  133. #elif defined(CONFIG_DEBUG_TI81XXUART3)
  134. #undef DEBUG_TI81XXUART3_FLAGS
  135. #define DEBUG_TI81XXUART3_FLAGS DEBUG_OMAPUART_FLAGS
  136. #elif defined(CONFIG_DEBUG_AM33XXUART1)
  137. #undef DEBUG_AM33XXUART1_FLAGS
  138. #define DEBUG_AM33XXUART1_FLAGS DEBUG_OMAPUART_FLAGS
  139. #endif
  140. /**
  141. * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
  142. * @name: name of the reset line (module local name)
  143. * @rst_shift: Offset of the reset bit
  144. * @st_shift: Offset of the reset status bit (OMAP2/3 only)
  145. *
  146. * @name should be something short, e.g., "cpu0" or "rst". It is defined
  147. * locally to the hwmod.
  148. */
  149. struct omap_hwmod_rst_info {
  150. const char *name;
  151. u8 rst_shift;
  152. u8 st_shift;
  153. };
  154. /**
  155. * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
  156. * @role: "sys", "32k", "tv", etc -- for use in clk_get()
  157. * @clk: opt clock: OMAP clock name
  158. * @_clk: pointer to the struct clk (filled in at runtime)
  159. *
  160. * The module's interface clock and main functional clock should not
  161. * be added as optional clocks.
  162. */
  163. struct omap_hwmod_opt_clk {
  164. const char *role;
  165. const char *clk;
  166. struct clk *_clk;
  167. };
  168. /* omap_hwmod_omap2_firewall.flags bits */
  169. #define OMAP_FIREWALL_L3 (1 << 0)
  170. #define OMAP_FIREWALL_L4 (1 << 1)
  171. /**
  172. * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
  173. * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
  174. * @l4_fw_region: L4 firewall region ID
  175. * @l4_prot_group: L4 protection group ID
  176. * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
  177. */
  178. struct omap_hwmod_omap2_firewall {
  179. u8 l3_perm_bit;
  180. u8 l4_fw_region;
  181. u8 l4_prot_group;
  182. u8 flags;
  183. };
  184. /*
  185. * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
  186. * interface to interact with the hwmod. Used to add sleep dependencies
  187. * when the module is enabled or disabled.
  188. */
  189. #define OCP_USER_MPU (1 << 0)
  190. #define OCP_USER_SDMA (1 << 1)
  191. #define OCP_USER_DSP (1 << 2)
  192. #define OCP_USER_IVA (1 << 3)
  193. /* omap_hwmod_ocp_if.flags bits */
  194. #define OCPIF_SWSUP_IDLE (1 << 0)
  195. #define OCPIF_CAN_BURST (1 << 1)
  196. /* omap_hwmod_ocp_if._int_flags possibilities */
  197. #define _OCPIF_INT_FLAGS_REGISTERED (1 << 0)
  198. /**
  199. * struct omap_hwmod_ocp_if - OCP interface data
  200. * @master: struct omap_hwmod that initiates OCP transactions on this link
  201. * @slave: struct omap_hwmod that responds to OCP transactions on this link
  202. * @addr: address space associated with this link
  203. * @clk: interface clock: OMAP clock name
  204. * @_clk: pointer to the interface struct clk (filled in at runtime)
  205. * @fw: interface firewall data
  206. * @width: OCP data width
  207. * @user: initiators using this interface (see OCP_USER_* macros above)
  208. * @flags: OCP interface flags (see OCPIF_* macros above)
  209. * @_int_flags: internal flags (see _OCPIF_INT_FLAGS* macros above)
  210. *
  211. * It may also be useful to add a tag_cnt field for OCP2.x devices.
  212. *
  213. * Parameter names beginning with an underscore are managed internally by
  214. * the omap_hwmod code and should not be set during initialization.
  215. */
  216. struct omap_hwmod_ocp_if {
  217. struct omap_hwmod *master;
  218. struct omap_hwmod *slave;
  219. struct omap_hwmod_addr_space *addr;
  220. const char *clk;
  221. struct clk *_clk;
  222. struct list_head node;
  223. union {
  224. struct omap_hwmod_omap2_firewall omap2;
  225. } fw;
  226. u8 width;
  227. u8 user;
  228. u8 flags;
  229. u8 _int_flags;
  230. };
  231. /* Macros for use in struct omap_hwmod_sysconfig */
  232. /* Flags for use in omap_hwmod_sysconfig.idlemodes */
  233. #define MASTER_STANDBY_SHIFT 4
  234. #define SLAVE_IDLE_SHIFT 0
  235. #define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
  236. #define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
  237. #define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
  238. #define SIDLE_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << SLAVE_IDLE_SHIFT)
  239. #define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
  240. #define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
  241. #define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
  242. #define MSTANDBY_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << MASTER_STANDBY_SHIFT)
  243. /* omap_hwmod_sysconfig.sysc_flags capability flags */
  244. #define SYSC_HAS_AUTOIDLE (1 << 0)
  245. #define SYSC_HAS_SOFTRESET (1 << 1)
  246. #define SYSC_HAS_ENAWAKEUP (1 << 2)
  247. #define SYSC_HAS_EMUFREE (1 << 3)
  248. #define SYSC_HAS_CLOCKACTIVITY (1 << 4)
  249. #define SYSC_HAS_SIDLEMODE (1 << 5)
  250. #define SYSC_HAS_MIDLEMODE (1 << 6)
  251. #define SYSS_HAS_RESET_STATUS (1 << 7)
  252. #define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
  253. #define SYSC_HAS_RESET_STATUS (1 << 9)
  254. #define SYSC_HAS_DMADISABLE (1 << 10)
  255. /* omap_hwmod_sysconfig.clockact flags */
  256. #define CLOCKACT_TEST_BOTH 0x0
  257. #define CLOCKACT_TEST_MAIN 0x1
  258. #define CLOCKACT_TEST_ICLK 0x2
  259. #define CLOCKACT_TEST_NONE 0x3
  260. /**
  261. * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
  262. * @rev_offs: IP block revision register offset (from module base addr)
  263. * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
  264. * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
  265. * @srst_udelay: Delay needed after doing a softreset in usecs
  266. * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
  267. * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
  268. * @clockact: the default value of the module CLOCKACTIVITY bits
  269. *
  270. * @clockact describes to the module which clocks are likely to be
  271. * disabled when the PRCM issues its idle request to the module. Some
  272. * modules have separate clockdomains for the interface clock and main
  273. * functional clock, and can check whether they should acknowledge the
  274. * idle request based on the internal module functionality that has
  275. * been associated with the clocks marked in @clockact. This field is
  276. * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
  277. *
  278. * @sysc_fields: structure containing the offset positions of various bits in
  279. * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
  280. * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
  281. * whether the device ip is compliant with the original PRCM protocol
  282. * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
  283. * If the device follows a different scheme for the sysconfig register ,
  284. * then this field has to be populated with the correct offset structure.
  285. */
  286. struct omap_hwmod_class_sysconfig {
  287. s32 rev_offs;
  288. s32 sysc_offs;
  289. s32 syss_offs;
  290. u16 sysc_flags;
  291. struct sysc_regbits *sysc_fields;
  292. u8 srst_udelay;
  293. u8 idlemodes;
  294. };
  295. /**
  296. * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
  297. * @module_offs: PRCM submodule offset from the start of the PRM/CM
  298. * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
  299. * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
  300. *
  301. * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
  302. * WKEN, GRPSEL registers. In an ideal world, no extra information
  303. * would be needed for IDLEST information, but alas, there are some
  304. * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
  305. * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
  306. */
  307. struct omap_hwmod_omap2_prcm {
  308. s16 module_offs;
  309. u8 idlest_reg_id;
  310. u8 idlest_idle_bit;
  311. };
  312. /*
  313. * Possible values for struct omap_hwmod_omap4_prcm.flags
  314. *
  315. * HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT: Some IP blocks don't have a PRCM
  316. * module-level context loss register associated with them; this
  317. * flag bit should be set in those cases
  318. * HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET: Some IP blocks have a valid CLKCTRL
  319. * offset of zero; this flag bit should be set in those cases to
  320. * distinguish from hwmods that have no clkctrl offset.
  321. * HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK: Module clockctrl clock is managed
  322. * by the common clock framework and not hwmod.
  323. */
  324. #define HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT (1 << 0)
  325. #define HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET (1 << 1)
  326. #define HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK (1 << 2)
  327. /**
  328. * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
  329. * @clkctrl_offs: offset of the PRCM clock control register
  330. * @rstctrl_offs: offset of the XXX_RSTCTRL register located in the PRM
  331. * @context_offs: offset of the RM_*_CONTEXT register
  332. * @lostcontext_mask: bitmask for selecting bits from RM_*_CONTEXT register
  333. * @rstst_reg: (AM33XX only) address of the XXX_RSTST register in the PRM
  334. * @submodule_wkdep_bit: bit shift of the WKDEP range
  335. * @flags: PRCM register capabilities for this IP block
  336. * @modulemode: allowable modulemodes
  337. * @context_lost_counter: Count of module level context lost
  338. *
  339. * If @lostcontext_mask is not defined, context loss check code uses
  340. * whole register without masking. @lostcontext_mask should only be
  341. * defined in cases where @context_offs register is shared by two or
  342. * more hwmods.
  343. */
  344. struct omap_hwmod_omap4_prcm {
  345. u16 clkctrl_offs;
  346. u16 rstctrl_offs;
  347. u16 rstst_offs;
  348. u16 context_offs;
  349. u32 lostcontext_mask;
  350. u8 submodule_wkdep_bit;
  351. u8 modulemode;
  352. u8 flags;
  353. int context_lost_counter;
  354. };
  355. /*
  356. * omap_hwmod.flags definitions
  357. *
  358. * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
  359. * of idle, rather than relying on module smart-idle
  360. * HWMOD_SWSUP_MSTANDBY: omap_hwmod code should manually bring module in and
  361. * out of standby, rather than relying on module smart-standby
  362. * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
  363. * SDRAM controller, etc. XXX probably belongs outside the main hwmod file
  364. * XXX Should be HWMOD_SETUP_NO_RESET
  365. * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
  366. * controller, etc. XXX probably belongs outside the main hwmod file
  367. * XXX Should be HWMOD_SETUP_NO_IDLE
  368. * HWMOD_NO_OCP_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
  369. * when module is enabled, rather than the default, which is to
  370. * enable autoidle
  371. * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
  372. * HWMOD_NO_IDLEST: this module does not have idle status - this is the case
  373. * only for few initiator modules on OMAP2 & 3.
  374. * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
  375. * This is needed for devices like DSS that require optional clocks enabled
  376. * in order to complete the reset. Optional clocks will be disabled
  377. * again after the reset.
  378. * HWMOD_16BIT_REG: Module has 16bit registers
  379. * HWMOD_EXT_OPT_MAIN_CLK: The only main functional clock source for
  380. * this IP block comes from an off-chip source and is not always
  381. * enabled. This prevents the hwmod code from being able to
  382. * enable and reset the IP block early. XXX Eventually it should
  383. * be possible to query the clock framework for this information.
  384. * HWMOD_BLOCK_WFI: Some OMAP peripherals apparently don't work
  385. * correctly if the MPU is allowed to go idle while the
  386. * peripherals are active. This is apparently true for the I2C on
  387. * OMAP2420, and also the EMAC on AM3517/3505. It's unlikely that
  388. * this is really true -- we're probably not configuring something
  389. * correctly, or this is being abused to deal with some PM latency
  390. * issues -- but we're currently suffering from a shortage of
  391. * folks who are able to track these issues down properly.
  392. * HWMOD_FORCE_MSTANDBY: Always keep MIDLEMODE bits cleared so that device
  393. * is kept in force-standby mode. Failing to do so causes PM problems
  394. * with musb on OMAP3630 at least. Note that musb has a dedicated register
  395. * to control MSTANDBY signal when MIDLEMODE is set to force-standby.
  396. * HWMOD_SWSUP_SIDLE_ACT: omap_hwmod code should manually bring the module
  397. * out of idle, but rely on smart-idle to the put it back in idle,
  398. * so the wakeups are still functional (Only known case for now is UART)
  399. * HWMOD_RECONFIG_IO_CHAIN: omap_hwmod code needs to reconfigure wake-up
  400. * events by calling _reconfigure_io_chain() when a device is enabled
  401. * or idled.
  402. * HWMOD_OPT_CLKS_NEEDED: The optional clocks are needed for the module to
  403. * operate and they need to be handled at the same time as the main_clk.
  404. * HWMOD_NO_IDLE: Do not idle the hwmod at all. Useful to handle certain
  405. * IPs like CPSW on DRA7, where clocks to this module cannot be disabled.
  406. * HWMOD_CLKDM_NOAUTO: Allows the hwmod's clockdomain to be prevented from
  407. * entering HW_AUTO while hwmod is active. This is needed to workaround
  408. * some modules which don't function correctly with HW_AUTO. For example,
  409. * DCAN on DRA7x SoC needs this to workaround errata i893.
  410. */
  411. #define HWMOD_SWSUP_SIDLE (1 << 0)
  412. #define HWMOD_SWSUP_MSTANDBY (1 << 1)
  413. #define HWMOD_INIT_NO_RESET (1 << 2)
  414. #define HWMOD_INIT_NO_IDLE (1 << 3)
  415. #define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
  416. #define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
  417. #define HWMOD_NO_IDLEST (1 << 6)
  418. #define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
  419. #define HWMOD_16BIT_REG (1 << 8)
  420. #define HWMOD_EXT_OPT_MAIN_CLK (1 << 9)
  421. #define HWMOD_BLOCK_WFI (1 << 10)
  422. #define HWMOD_FORCE_MSTANDBY (1 << 11)
  423. #define HWMOD_SWSUP_SIDLE_ACT (1 << 12)
  424. #define HWMOD_RECONFIG_IO_CHAIN (1 << 13)
  425. #define HWMOD_OPT_CLKS_NEEDED (1 << 14)
  426. #define HWMOD_NO_IDLE (1 << 15)
  427. #define HWMOD_CLKDM_NOAUTO (1 << 16)
  428. /*
  429. * omap_hwmod._int_flags definitions
  430. * These are for internal use only and are managed by the omap_hwmod code.
  431. *
  432. * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
  433. * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
  434. * _HWMOD_SKIP_ENABLE: set if hwmod enabled during init (HWMOD_INIT_NO_IDLE) -
  435. * causes the first call to _enable() to only update the pinmux
  436. */
  437. #define _HWMOD_NO_MPU_PORT (1 << 0)
  438. #define _HWMOD_SYSCONFIG_LOADED (1 << 1)
  439. #define _HWMOD_SKIP_ENABLE (1 << 2)
  440. /*
  441. * omap_hwmod._state definitions
  442. *
  443. * INITIALIZED: reset (optionally), initialized, enabled, disabled
  444. * (optionally)
  445. *
  446. *
  447. */
  448. #define _HWMOD_STATE_UNKNOWN 0
  449. #define _HWMOD_STATE_REGISTERED 1
  450. #define _HWMOD_STATE_CLKS_INITED 2
  451. #define _HWMOD_STATE_INITIALIZED 3
  452. #define _HWMOD_STATE_ENABLED 4
  453. #define _HWMOD_STATE_IDLE 5
  454. #define _HWMOD_STATE_DISABLED 6
  455. #ifdef CONFIG_PM
  456. #define _HWMOD_STATE_DEFAULT _HWMOD_STATE_IDLE
  457. #else
  458. #define _HWMOD_STATE_DEFAULT _HWMOD_STATE_ENABLED
  459. #endif
  460. /**
  461. * struct omap_hwmod_class - the type of an IP block
  462. * @name: name of the hwmod_class
  463. * @sysc: device SYSCONFIG/SYSSTATUS register data
  464. * @pre_shutdown: ptr to fn to be executed immediately prior to device shutdown
  465. * @reset: ptr to fn to be executed in place of the standard hwmod reset fn
  466. * @lock: ptr to fn to be executed to lock IP registers
  467. * @unlock: ptr to fn to be executed to unlock IP registers
  468. *
  469. * Represent the class of a OMAP hardware "modules" (e.g. timer,
  470. * smartreflex, gpio, uart...)
  471. *
  472. * @pre_shutdown is a function that will be run immediately before
  473. * hwmod clocks are disabled, etc. It is intended for use for hwmods
  474. * like the MPU watchdog, which cannot be disabled with the standard
  475. * omap_hwmod_shutdown(). The function should return 0 upon success,
  476. * or some negative error upon failure. Returning an error will cause
  477. * omap_hwmod_shutdown() to abort the device shutdown and return an
  478. * error.
  479. *
  480. * If @reset is defined, then the function it points to will be
  481. * executed in place of the standard hwmod _reset() code in
  482. * mach-omap2/omap_hwmod.c. This is needed for IP blocks which have
  483. * unusual reset sequences - usually processor IP blocks like the IVA.
  484. */
  485. struct omap_hwmod_class {
  486. const char *name;
  487. struct omap_hwmod_class_sysconfig *sysc;
  488. int (*pre_shutdown)(struct omap_hwmod *oh);
  489. int (*reset)(struct omap_hwmod *oh);
  490. void (*lock)(struct omap_hwmod *oh);
  491. void (*unlock)(struct omap_hwmod *oh);
  492. };
  493. /**
  494. * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
  495. * @name: name of the hwmod
  496. * @class: struct omap_hwmod_class * to the class of this hwmod
  497. * @od: struct omap_device currently associated with this hwmod (internal use)
  498. * @prcm: PRCM data pertaining to this hwmod
  499. * @main_clk: main clock: OMAP clock name
  500. * @_clk: pointer to the main struct clk (filled in at runtime)
  501. * @opt_clks: other device clocks that drivers can request (0..*)
  502. * @voltdm: pointer to voltage domain (filled in at runtime)
  503. * @dev_attr: arbitrary device attributes that can be passed to the driver
  504. * @_sysc_cache: internal-use hwmod flags
  505. * @mpu_rt_idx: index of device address space for register target (for DT boot)
  506. * @_mpu_rt_va: cached register target start address (internal use)
  507. * @_mpu_port: cached MPU register target slave (internal use)
  508. * @opt_clks_cnt: number of @opt_clks
  509. * @master_cnt: number of @master entries
  510. * @slaves_cnt: number of @slave entries
  511. * @response_lat: device OCP response latency (in interface clock cycles)
  512. * @_int_flags: internal-use hwmod flags
  513. * @_state: internal-use hwmod state
  514. * @_postsetup_state: internal-use state to leave the hwmod in after _setup()
  515. * @flags: hwmod flags (documented below)
  516. * @_lock: spinlock serializing operations on this hwmod
  517. * @node: list node for hwmod list (internal use)
  518. * @parent_hwmod: (temporary) a pointer to the hierarchical parent of this hwmod
  519. *
  520. * @main_clk refers to this module's "main clock," which for our
  521. * purposes is defined as "the functional clock needed for register
  522. * accesses to complete." Modules may not have a main clock if the
  523. * interface clock also serves as a main clock.
  524. *
  525. * Parameter names beginning with an underscore are managed internally by
  526. * the omap_hwmod code and should not be set during initialization.
  527. *
  528. * @masters and @slaves are now deprecated.
  529. *
  530. * @parent_hwmod is temporary; there should be no need for it, as this
  531. * information should already be expressed in the OCP interface
  532. * structures. @parent_hwmod is present as a workaround until we improve
  533. * handling for hwmods with multiple parents (e.g., OMAP4+ DSS with
  534. * multiple register targets across different interconnects).
  535. */
  536. struct omap_hwmod {
  537. const char *name;
  538. struct omap_hwmod_class *class;
  539. struct omap_device *od;
  540. struct omap_hwmod_rst_info *rst_lines;
  541. union {
  542. struct omap_hwmod_omap2_prcm omap2;
  543. struct omap_hwmod_omap4_prcm omap4;
  544. } prcm;
  545. const char *main_clk;
  546. struct clk *_clk;
  547. struct omap_hwmod_opt_clk *opt_clks;
  548. const char *clkdm_name;
  549. struct clockdomain *clkdm;
  550. struct list_head slave_ports; /* connect to *_TA */
  551. void *dev_attr;
  552. u32 _sysc_cache;
  553. void __iomem *_mpu_rt_va;
  554. spinlock_t _lock;
  555. struct lock_class_key hwmod_key; /* unique lock class */
  556. struct list_head node;
  557. struct omap_hwmod_ocp_if *_mpu_port;
  558. u32 flags;
  559. u8 mpu_rt_idx;
  560. u8 response_lat;
  561. u8 rst_lines_cnt;
  562. u8 opt_clks_cnt;
  563. u8 slaves_cnt;
  564. u8 hwmods_cnt;
  565. u8 _int_flags;
  566. u8 _state;
  567. u8 _postsetup_state;
  568. struct omap_hwmod *parent_hwmod;
  569. };
  570. #ifdef CONFIG_OMAP_HWMOD
  571. struct device_node;
  572. struct omap_hwmod *omap_hwmod_lookup(const char *name);
  573. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  574. void *data);
  575. int __init omap_hwmod_setup_one(const char *name);
  576. int omap_hwmod_parse_module_range(struct omap_hwmod *oh,
  577. struct device_node *np,
  578. struct resource *res);
  579. struct ti_sysc_module_data;
  580. struct ti_sysc_cookie;
  581. int omap_hwmod_init_module(struct device *dev,
  582. const struct ti_sysc_module_data *data,
  583. struct ti_sysc_cookie *cookie);
  584. int omap_hwmod_enable(struct omap_hwmod *oh);
  585. int omap_hwmod_idle(struct omap_hwmod *oh);
  586. int omap_hwmod_shutdown(struct omap_hwmod *oh);
  587. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
  588. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
  589. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
  590. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
  591. int omap_hwmod_softreset(struct omap_hwmod *oh);
  592. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags);
  593. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
  594. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  595. const char *name, struct resource *res);
  596. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
  597. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
  598. int omap_hwmod_for_each_by_class(const char *classname,
  599. int (*fn)(struct omap_hwmod *oh,
  600. void *user),
  601. void *user);
  602. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state);
  603. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh);
  604. extern void __init omap_hwmod_init(void);
  605. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh);
  606. #else /* CONFIG_OMAP_HWMOD */
  607. static inline int
  608. omap_hwmod_for_each_by_class(const char *classname,
  609. int (*fn)(struct omap_hwmod *oh, void *user),
  610. void *user)
  611. {
  612. return 0;
  613. }
  614. #endif /* CONFIG_OMAP_HWMOD */
  615. /*
  616. *
  617. */
  618. void omap_hwmod_rtc_unlock(struct omap_hwmod *oh);
  619. void omap_hwmod_rtc_lock(struct omap_hwmod *oh);
  620. /*
  621. * Chip variant-specific hwmod init routines - XXX should be converted
  622. * to use initcalls once the initial boot ordering is straightened out
  623. */
  624. extern int omap2420_hwmod_init(void);
  625. extern int omap2430_hwmod_init(void);
  626. extern int omap3xxx_hwmod_init(void);
  627. extern int omap44xx_hwmod_init(void);
  628. extern int am33xx_hwmod_init(void);
  629. extern int dm814x_hwmod_init(void);
  630. extern int dm816x_hwmod_init(void);
  631. extern int dra7xx_hwmod_init(void);
  632. int am43xx_hwmod_init(void);
  633. extern int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois);
  634. #endif