omap_hwmod.c 112 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * omap_hwmod implementation for OMAP2/3/4
  4. *
  5. * Copyright (C) 2009-2011 Nokia Corporation
  6. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  7. *
  8. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  9. *
  10. * Created in collaboration with (alphabetical order): Thara Gopinath,
  11. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  12. * Sawant, Santosh Shilimkar, Richard Woodruff
  13. *
  14. * Introduction
  15. * ------------
  16. * One way to view an OMAP SoC is as a collection of largely unrelated
  17. * IP blocks connected by interconnects. The IP blocks include
  18. * devices such as ARM processors, audio serial interfaces, UARTs,
  19. * etc. Some of these devices, like the DSP, are created by TI;
  20. * others, like the SGX, largely originate from external vendors. In
  21. * TI's documentation, on-chip devices are referred to as "OMAP
  22. * modules." Some of these IP blocks are identical across several
  23. * OMAP versions. Others are revised frequently.
  24. *
  25. * These OMAP modules are tied together by various interconnects.
  26. * Most of the address and data flow between modules is via OCP-based
  27. * interconnects such as the L3 and L4 buses; but there are other
  28. * interconnects that distribute the hardware clock tree, handle idle
  29. * and reset signaling, supply power, and connect the modules to
  30. * various pads or balls on the OMAP package.
  31. *
  32. * OMAP hwmod provides a consistent way to describe the on-chip
  33. * hardware blocks and their integration into the rest of the chip.
  34. * This description can be automatically generated from the TI
  35. * hardware database. OMAP hwmod provides a standard, consistent API
  36. * to reset, enable, idle, and disable these hardware blocks. And
  37. * hwmod provides a way for other core code, such as the Linux device
  38. * code or the OMAP power management and address space mapping code,
  39. * to query the hardware database.
  40. *
  41. * Using hwmod
  42. * -----------
  43. * Drivers won't call hwmod functions directly. That is done by the
  44. * omap_device code, and in rare occasions, by custom integration code
  45. * in arch/arm/ *omap*. The omap_device code includes functions to
  46. * build a struct platform_device using omap_hwmod data, and that is
  47. * currently how hwmod data is communicated to drivers and to the
  48. * Linux driver model. Most drivers will call omap_hwmod functions only
  49. * indirectly, via pm_runtime*() functions.
  50. *
  51. * From a layering perspective, here is where the OMAP hwmod code
  52. * fits into the kernel software stack:
  53. *
  54. * +-------------------------------+
  55. * | Device driver code |
  56. * | (e.g., drivers/) |
  57. * +-------------------------------+
  58. * | Linux driver model |
  59. * | (platform_device / |
  60. * | platform_driver data/code) |
  61. * +-------------------------------+
  62. * | OMAP core-driver integration |
  63. * |(arch/arm/mach-omap2/devices.c)|
  64. * +-------------------------------+
  65. * | omap_device code |
  66. * | (../plat-omap/omap_device.c) |
  67. * +-------------------------------+
  68. * ----> | omap_hwmod code/data | <-----
  69. * | (../mach-omap2/omap_hwmod*) |
  70. * +-------------------------------+
  71. * | OMAP clock/PRCM/register fns |
  72. * | ({read,write}l_relaxed, clk*) |
  73. * +-------------------------------+
  74. *
  75. * Device drivers should not contain any OMAP-specific code or data in
  76. * them. They should only contain code to operate the IP block that
  77. * the driver is responsible for. This is because these IP blocks can
  78. * also appear in other SoCs, either from TI (such as DaVinci) or from
  79. * other manufacturers; and drivers should be reusable across other
  80. * platforms.
  81. *
  82. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  83. * devices upon boot. The goal here is for the kernel to be
  84. * completely self-reliant and independent from bootloaders. This is
  85. * to ensure a repeatable configuration, both to ensure consistent
  86. * runtime behavior, and to make it easier for others to reproduce
  87. * bugs.
  88. *
  89. * OMAP module activity states
  90. * ---------------------------
  91. * The hwmod code considers modules to be in one of several activity
  92. * states. IP blocks start out in an UNKNOWN state, then once they
  93. * are registered via the hwmod code, proceed to the REGISTERED state.
  94. * Once their clock names are resolved to clock pointers, the module
  95. * enters the CLKS_INITED state; and finally, once the module has been
  96. * reset and the integration registers programmed, the INITIALIZED state
  97. * is entered. The hwmod code will then place the module into either
  98. * the IDLE state to save power, or in the case of a critical system
  99. * module, the ENABLED state.
  100. *
  101. * OMAP core integration code can then call omap_hwmod*() functions
  102. * directly to move the module between the IDLE, ENABLED, and DISABLED
  103. * states, as needed. This is done during both the PM idle loop, and
  104. * in the OMAP core integration code's implementation of the PM runtime
  105. * functions.
  106. *
  107. * References
  108. * ----------
  109. * This is a partial list.
  110. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  111. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  112. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  113. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  114. * - Open Core Protocol Specification 2.2
  115. *
  116. * To do:
  117. * - handle IO mapping
  118. * - bus throughput & module latency measurement code
  119. *
  120. * XXX add tests at the beginning of each function to ensure the hwmod is
  121. * in the appropriate state
  122. * XXX error return values should be checked to ensure that they are
  123. * appropriate
  124. */
  125. #undef DEBUG
  126. #include <linux/kernel.h>
  127. #include <linux/errno.h>
  128. #include <linux/io.h>
  129. #include <linux/clk.h>
  130. #include <linux/clk-provider.h>
  131. #include <linux/delay.h>
  132. #include <linux/err.h>
  133. #include <linux/list.h>
  134. #include <linux/mutex.h>
  135. #include <linux/spinlock.h>
  136. #include <linux/slab.h>
  137. #include <linux/cpu.h>
  138. #include <linux/of.h>
  139. #include <linux/of_address.h>
  140. #include <linux/memblock.h>
  141. #include <linux/platform_data/ti-sysc.h>
  142. #include <dt-bindings/bus/ti-sysc.h>
  143. #include <asm/system_misc.h>
  144. #include "clock.h"
  145. #include "omap_hwmod.h"
  146. #include "soc.h"
  147. #include "common.h"
  148. #include "clockdomain.h"
  149. #include "hdq1w.h"
  150. #include "mmc.h"
  151. #include "powerdomain.h"
  152. #include "cm2xxx.h"
  153. #include "cm3xxx.h"
  154. #include "cm33xx.h"
  155. #include "prm.h"
  156. #include "prm3xxx.h"
  157. #include "prm44xx.h"
  158. #include "prm33xx.h"
  159. #include "prminst44xx.h"
  160. #include "pm.h"
  161. #include "wd_timer.h"
  162. /* Name of the OMAP hwmod for the MPU */
  163. #define MPU_INITIATOR_NAME "mpu"
  164. /*
  165. * Number of struct omap_hwmod_link records per struct
  166. * omap_hwmod_ocp_if record (master->slave and slave->master)
  167. */
  168. #define LINKS_PER_OCP_IF 2
  169. /*
  170. * Address offset (in bytes) between the reset control and the reset
  171. * status registers: 4 bytes on OMAP4
  172. */
  173. #define OMAP4_RST_CTRL_ST_OFFSET 4
  174. /*
  175. * Maximum length for module clock handle names
  176. */
  177. #define MOD_CLK_MAX_NAME_LEN 32
  178. /**
  179. * struct clkctrl_provider - clkctrl provider mapping data
  180. * @num_addrs: number of base address ranges for the provider
  181. * @addr: base address(es) for the provider
  182. * @size: size(s) of the provider address space(s)
  183. * @node: device node associated with the provider
  184. * @link: list link
  185. */
  186. struct clkctrl_provider {
  187. int num_addrs;
  188. u32 *addr;
  189. u32 *size;
  190. struct device_node *node;
  191. struct list_head link;
  192. };
  193. static LIST_HEAD(clkctrl_providers);
  194. /**
  195. * struct omap_hwmod_reset - IP specific reset functions
  196. * @match: string to match against the module name
  197. * @len: number of characters to match
  198. * @reset: IP specific reset function
  199. *
  200. * Used only in cases where struct omap_hwmod is dynamically allocated.
  201. */
  202. struct omap_hwmod_reset {
  203. const char *match;
  204. int len;
  205. int (*reset)(struct omap_hwmod *oh);
  206. };
  207. /**
  208. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  209. * @enable_module: function to enable a module (via MODULEMODE)
  210. * @disable_module: function to disable a module (via MODULEMODE)
  211. *
  212. * XXX Eventually this functionality will be hidden inside the PRM/CM
  213. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  214. * conditionals in this code.
  215. */
  216. struct omap_hwmod_soc_ops {
  217. void (*enable_module)(struct omap_hwmod *oh);
  218. int (*disable_module)(struct omap_hwmod *oh);
  219. int (*wait_target_ready)(struct omap_hwmod *oh);
  220. int (*assert_hardreset)(struct omap_hwmod *oh,
  221. struct omap_hwmod_rst_info *ohri);
  222. int (*deassert_hardreset)(struct omap_hwmod *oh,
  223. struct omap_hwmod_rst_info *ohri);
  224. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  225. struct omap_hwmod_rst_info *ohri);
  226. int (*init_clkdm)(struct omap_hwmod *oh);
  227. void (*update_context_lost)(struct omap_hwmod *oh);
  228. int (*get_context_lost)(struct omap_hwmod *oh);
  229. int (*disable_direct_prcm)(struct omap_hwmod *oh);
  230. u32 (*xlate_clkctrl)(struct omap_hwmod *oh);
  231. };
  232. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  233. static struct omap_hwmod_soc_ops soc_ops;
  234. /* omap_hwmod_list contains all registered struct omap_hwmods */
  235. static LIST_HEAD(omap_hwmod_list);
  236. static DEFINE_MUTEX(list_lock);
  237. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  238. static struct omap_hwmod *mpu_oh;
  239. /* inited: set to true once the hwmod code is initialized */
  240. static bool inited;
  241. /* Private functions */
  242. /**
  243. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  244. * @oh: struct omap_hwmod *
  245. *
  246. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  247. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  248. * OCP_SYSCONFIG register or 0 upon success.
  249. */
  250. static int _update_sysc_cache(struct omap_hwmod *oh)
  251. {
  252. if (!oh->class->sysc) {
  253. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  254. return -EINVAL;
  255. }
  256. /* XXX ensure module interface clock is up */
  257. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  258. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  259. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  260. return 0;
  261. }
  262. /**
  263. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  264. * @v: OCP_SYSCONFIG value to write
  265. * @oh: struct omap_hwmod *
  266. *
  267. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  268. * one. No return value.
  269. */
  270. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  271. {
  272. if (!oh->class->sysc) {
  273. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  274. return;
  275. }
  276. /* XXX ensure module interface clock is up */
  277. /* Module might have lost context, always update cache and register */
  278. oh->_sysc_cache = v;
  279. /*
  280. * Some IP blocks (such as RTC) require unlocking of IP before
  281. * accessing its registers. If a function pointer is present
  282. * to unlock, then call it before accessing sysconfig and
  283. * call lock after writing sysconfig.
  284. */
  285. if (oh->class->unlock)
  286. oh->class->unlock(oh);
  287. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  288. if (oh->class->lock)
  289. oh->class->lock(oh);
  290. }
  291. /**
  292. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  293. * @oh: struct omap_hwmod *
  294. * @standbymode: MIDLEMODE field bits
  295. * @v: pointer to register contents to modify
  296. *
  297. * Update the master standby mode bits in @v to be @standbymode for
  298. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  299. * upon error or 0 upon success.
  300. */
  301. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  302. u32 *v)
  303. {
  304. u32 mstandby_mask;
  305. u8 mstandby_shift;
  306. if (!oh->class->sysc ||
  307. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  308. return -EINVAL;
  309. if (!oh->class->sysc->sysc_fields) {
  310. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  311. return -EINVAL;
  312. }
  313. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  314. mstandby_mask = (0x3 << mstandby_shift);
  315. *v &= ~mstandby_mask;
  316. *v |= __ffs(standbymode) << mstandby_shift;
  317. return 0;
  318. }
  319. /**
  320. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  321. * @oh: struct omap_hwmod *
  322. * @idlemode: SIDLEMODE field bits
  323. * @v: pointer to register contents to modify
  324. *
  325. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  326. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  327. * or 0 upon success.
  328. */
  329. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  330. {
  331. u32 sidle_mask;
  332. u8 sidle_shift;
  333. if (!oh->class->sysc ||
  334. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  335. return -EINVAL;
  336. if (!oh->class->sysc->sysc_fields) {
  337. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  338. return -EINVAL;
  339. }
  340. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  341. sidle_mask = (0x3 << sidle_shift);
  342. *v &= ~sidle_mask;
  343. *v |= __ffs(idlemode) << sidle_shift;
  344. return 0;
  345. }
  346. /**
  347. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  348. * @oh: struct omap_hwmod *
  349. * @clockact: CLOCKACTIVITY field bits
  350. * @v: pointer to register contents to modify
  351. *
  352. * Update the clockactivity mode bits in @v to be @clockact for the
  353. * @oh hwmod. Used for additional powersaving on some modules. Does
  354. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  355. * success.
  356. */
  357. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  358. {
  359. u32 clkact_mask;
  360. u8 clkact_shift;
  361. if (!oh->class->sysc ||
  362. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  363. return -EINVAL;
  364. if (!oh->class->sysc->sysc_fields) {
  365. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  366. return -EINVAL;
  367. }
  368. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  369. clkact_mask = (0x3 << clkact_shift);
  370. *v &= ~clkact_mask;
  371. *v |= clockact << clkact_shift;
  372. return 0;
  373. }
  374. /**
  375. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  376. * @oh: struct omap_hwmod *
  377. * @v: pointer to register contents to modify
  378. *
  379. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  380. * error or 0 upon success.
  381. */
  382. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  383. {
  384. u32 softrst_mask;
  385. if (!oh->class->sysc ||
  386. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  387. return -EINVAL;
  388. if (!oh->class->sysc->sysc_fields) {
  389. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  390. return -EINVAL;
  391. }
  392. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  393. *v |= softrst_mask;
  394. return 0;
  395. }
  396. /**
  397. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  398. * @oh: struct omap_hwmod *
  399. * @v: pointer to register contents to modify
  400. *
  401. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  402. * error or 0 upon success.
  403. */
  404. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  405. {
  406. u32 softrst_mask;
  407. if (!oh->class->sysc ||
  408. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  409. return -EINVAL;
  410. if (!oh->class->sysc->sysc_fields) {
  411. WARN(1,
  412. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  413. oh->name);
  414. return -EINVAL;
  415. }
  416. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  417. *v &= ~softrst_mask;
  418. return 0;
  419. }
  420. /**
  421. * _wait_softreset_complete - wait for an OCP softreset to complete
  422. * @oh: struct omap_hwmod * to wait on
  423. *
  424. * Wait until the IP block represented by @oh reports that its OCP
  425. * softreset is complete. This can be triggered by software (see
  426. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  427. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  428. * microseconds. Returns the number of microseconds waited.
  429. */
  430. static int _wait_softreset_complete(struct omap_hwmod *oh)
  431. {
  432. struct omap_hwmod_class_sysconfig *sysc;
  433. u32 softrst_mask;
  434. int c = 0;
  435. sysc = oh->class->sysc;
  436. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS && sysc->syss_offs > 0)
  437. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  438. & SYSS_RESETDONE_MASK),
  439. MAX_MODULE_SOFTRESET_WAIT, c);
  440. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  441. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  442. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  443. & softrst_mask),
  444. MAX_MODULE_SOFTRESET_WAIT, c);
  445. }
  446. return c;
  447. }
  448. /**
  449. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  450. * @oh: struct omap_hwmod *
  451. *
  452. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  453. * of some modules. When the DMA must perform read/write accesses, the
  454. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  455. * for power management, software must set the DMADISABLE bit back to 1.
  456. *
  457. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  458. * error or 0 upon success.
  459. */
  460. static int _set_dmadisable(struct omap_hwmod *oh)
  461. {
  462. u32 v;
  463. u32 dmadisable_mask;
  464. if (!oh->class->sysc ||
  465. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  466. return -EINVAL;
  467. if (!oh->class->sysc->sysc_fields) {
  468. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  469. return -EINVAL;
  470. }
  471. /* clocks must be on for this operation */
  472. if (oh->_state != _HWMOD_STATE_ENABLED) {
  473. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  474. return -EINVAL;
  475. }
  476. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  477. v = oh->_sysc_cache;
  478. dmadisable_mask =
  479. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  480. v |= dmadisable_mask;
  481. _write_sysconfig(v, oh);
  482. return 0;
  483. }
  484. /**
  485. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  486. * @oh: struct omap_hwmod *
  487. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  488. * @v: pointer to register contents to modify
  489. *
  490. * Update the module autoidle bit in @v to be @autoidle for the @oh
  491. * hwmod. The autoidle bit controls whether the module can gate
  492. * internal clocks automatically when it isn't doing anything; the
  493. * exact function of this bit varies on a per-module basis. This
  494. * function does not write to the hardware. Returns -EINVAL upon
  495. * error or 0 upon success.
  496. */
  497. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  498. u32 *v)
  499. {
  500. u32 autoidle_mask;
  501. u8 autoidle_shift;
  502. if (!oh->class->sysc ||
  503. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  504. return -EINVAL;
  505. if (!oh->class->sysc->sysc_fields) {
  506. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  507. return -EINVAL;
  508. }
  509. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  510. autoidle_mask = (0x1 << autoidle_shift);
  511. *v &= ~autoidle_mask;
  512. *v |= autoidle << autoidle_shift;
  513. return 0;
  514. }
  515. /**
  516. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  517. * @oh: struct omap_hwmod *
  518. *
  519. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  520. * upon error or 0 upon success.
  521. */
  522. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  523. {
  524. if (!oh->class->sysc ||
  525. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  526. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  527. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  528. return -EINVAL;
  529. if (!oh->class->sysc->sysc_fields) {
  530. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  531. return -EINVAL;
  532. }
  533. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  534. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  535. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  536. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  537. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  538. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  539. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  540. return 0;
  541. }
  542. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  543. {
  544. struct clk_hw_omap *clk;
  545. if (!oh)
  546. return NULL;
  547. if (oh->clkdm) {
  548. return oh->clkdm;
  549. } else if (oh->_clk) {
  550. if (!omap2_clk_is_hw_omap(__clk_get_hw(oh->_clk)))
  551. return NULL;
  552. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  553. return clk->clkdm;
  554. }
  555. return NULL;
  556. }
  557. /**
  558. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  559. * @oh: struct omap_hwmod *
  560. *
  561. * Prevent the hardware module @oh from entering idle while the
  562. * hardare module initiator @init_oh is active. Useful when a module
  563. * will be accessed by a particular initiator (e.g., if a module will
  564. * be accessed by the IVA, there should be a sleepdep between the IVA
  565. * initiator and the module). Only applies to modules in smart-idle
  566. * mode. If the clockdomain is marked as not needing autodeps, return
  567. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  568. * passes along clkdm_add_sleepdep() value upon success.
  569. */
  570. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  571. {
  572. struct clockdomain *clkdm, *init_clkdm;
  573. clkdm = _get_clkdm(oh);
  574. init_clkdm = _get_clkdm(init_oh);
  575. if (!clkdm || !init_clkdm)
  576. return -EINVAL;
  577. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  578. return 0;
  579. return clkdm_add_sleepdep(clkdm, init_clkdm);
  580. }
  581. /**
  582. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  583. * @oh: struct omap_hwmod *
  584. *
  585. * Allow the hardware module @oh to enter idle while the hardare
  586. * module initiator @init_oh is active. Useful when a module will not
  587. * be accessed by a particular initiator (e.g., if a module will not
  588. * be accessed by the IVA, there should be no sleepdep between the IVA
  589. * initiator and the module). Only applies to modules in smart-idle
  590. * mode. If the clockdomain is marked as not needing autodeps, return
  591. * 0 without doing anything. Returns -EINVAL upon error or passes
  592. * along clkdm_del_sleepdep() value upon success.
  593. */
  594. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  595. {
  596. struct clockdomain *clkdm, *init_clkdm;
  597. clkdm = _get_clkdm(oh);
  598. init_clkdm = _get_clkdm(init_oh);
  599. if (!clkdm || !init_clkdm)
  600. return -EINVAL;
  601. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  602. return 0;
  603. return clkdm_del_sleepdep(clkdm, init_clkdm);
  604. }
  605. static const struct of_device_id ti_clkctrl_match_table[] __initconst = {
  606. { .compatible = "ti,clkctrl" },
  607. { }
  608. };
  609. static int __init _setup_clkctrl_provider(struct device_node *np)
  610. {
  611. const __be32 *addrp;
  612. struct clkctrl_provider *provider;
  613. u64 size;
  614. int i;
  615. provider = memblock_alloc(sizeof(*provider), SMP_CACHE_BYTES);
  616. if (!provider)
  617. return -ENOMEM;
  618. provider->node = np;
  619. provider->num_addrs =
  620. of_property_count_elems_of_size(np, "reg", sizeof(u32)) / 2;
  621. provider->addr =
  622. memblock_alloc(sizeof(void *) * provider->num_addrs,
  623. SMP_CACHE_BYTES);
  624. if (!provider->addr)
  625. return -ENOMEM;
  626. provider->size =
  627. memblock_alloc(sizeof(u32) * provider->num_addrs,
  628. SMP_CACHE_BYTES);
  629. if (!provider->size)
  630. return -ENOMEM;
  631. for (i = 0; i < provider->num_addrs; i++) {
  632. addrp = of_get_address(np, i, &size, NULL);
  633. provider->addr[i] = (u32)of_translate_address(np, addrp);
  634. provider->size[i] = size;
  635. pr_debug("%s: %pOF: %x...%x\n", __func__, np, provider->addr[i],
  636. provider->addr[i] + provider->size[i]);
  637. }
  638. list_add(&provider->link, &clkctrl_providers);
  639. return 0;
  640. }
  641. static int __init _init_clkctrl_providers(void)
  642. {
  643. struct device_node *np;
  644. int ret = 0;
  645. for_each_matching_node(np, ti_clkctrl_match_table) {
  646. ret = _setup_clkctrl_provider(np);
  647. if (ret) {
  648. of_node_put(np);
  649. break;
  650. }
  651. }
  652. return ret;
  653. }
  654. static u32 _omap4_xlate_clkctrl(struct omap_hwmod *oh)
  655. {
  656. if (!oh->prcm.omap4.modulemode)
  657. return 0;
  658. return omap_cm_xlate_clkctrl(oh->clkdm->prcm_partition,
  659. oh->clkdm->cm_inst,
  660. oh->prcm.omap4.clkctrl_offs);
  661. }
  662. static struct clk *_lookup_clkctrl_clk(struct omap_hwmod *oh)
  663. {
  664. struct clkctrl_provider *provider;
  665. struct clk *clk;
  666. u32 addr;
  667. if (!soc_ops.xlate_clkctrl)
  668. return NULL;
  669. addr = soc_ops.xlate_clkctrl(oh);
  670. if (!addr)
  671. return NULL;
  672. pr_debug("%s: %s: addr=%x\n", __func__, oh->name, addr);
  673. list_for_each_entry(provider, &clkctrl_providers, link) {
  674. int i;
  675. for (i = 0; i < provider->num_addrs; i++) {
  676. if (provider->addr[i] <= addr &&
  677. provider->addr[i] + provider->size[i] > addr) {
  678. struct of_phandle_args clkspec;
  679. clkspec.np = provider->node;
  680. clkspec.args_count = 2;
  681. clkspec.args[0] = addr - provider->addr[0];
  682. clkspec.args[1] = 0;
  683. clk = of_clk_get_from_provider(&clkspec);
  684. pr_debug("%s: %s got %p (offset=%x, provider=%pOF)\n",
  685. __func__, oh->name, clk,
  686. clkspec.args[0], provider->node);
  687. return clk;
  688. }
  689. }
  690. }
  691. return NULL;
  692. }
  693. /**
  694. * _init_main_clk - get a struct clk * for the hwmod's main functional clk
  695. * @oh: struct omap_hwmod *
  696. *
  697. * Called from _init_clocks(). Populates the @oh _clk (main
  698. * functional clock pointer) if a clock matching the hwmod name is found,
  699. * or a main_clk is present. Returns 0 on success or -EINVAL on error.
  700. */
  701. static int _init_main_clk(struct omap_hwmod *oh)
  702. {
  703. int ret = 0;
  704. struct clk *clk = NULL;
  705. clk = _lookup_clkctrl_clk(oh);
  706. if (!IS_ERR_OR_NULL(clk)) {
  707. pr_debug("%s: mapped main_clk %s for %s\n", __func__,
  708. __clk_get_name(clk), oh->name);
  709. oh->main_clk = __clk_get_name(clk);
  710. oh->_clk = clk;
  711. soc_ops.disable_direct_prcm(oh);
  712. } else {
  713. if (!oh->main_clk)
  714. return 0;
  715. oh->_clk = clk_get(NULL, oh->main_clk);
  716. }
  717. if (IS_ERR(oh->_clk)) {
  718. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  719. oh->name, oh->main_clk);
  720. return -EINVAL;
  721. }
  722. /*
  723. * HACK: This needs a re-visit once clk_prepare() is implemented
  724. * to do something meaningful. Today its just a no-op.
  725. * If clk_prepare() is used at some point to do things like
  726. * voltage scaling etc, then this would have to be moved to
  727. * some point where subsystems like i2c and pmic become
  728. * available.
  729. */
  730. clk_prepare(oh->_clk);
  731. if (!_get_clkdm(oh))
  732. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  733. oh->name, oh->main_clk);
  734. return ret;
  735. }
  736. /**
  737. * _init_interface_clks - get a struct clk * for the hwmod's interface clks
  738. * @oh: struct omap_hwmod *
  739. *
  740. * Called from _init_clocks(). Populates the @oh OCP slave interface
  741. * clock pointers. Returns 0 on success or -EINVAL on error.
  742. */
  743. static int _init_interface_clks(struct omap_hwmod *oh)
  744. {
  745. struct omap_hwmod_ocp_if *os;
  746. struct clk *c;
  747. int ret = 0;
  748. list_for_each_entry(os, &oh->slave_ports, node) {
  749. if (!os->clk)
  750. continue;
  751. c = clk_get(NULL, os->clk);
  752. if (IS_ERR(c)) {
  753. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  754. oh->name, os->clk);
  755. ret = -EINVAL;
  756. continue;
  757. }
  758. os->_clk = c;
  759. /*
  760. * HACK: This needs a re-visit once clk_prepare() is implemented
  761. * to do something meaningful. Today its just a no-op.
  762. * If clk_prepare() is used at some point to do things like
  763. * voltage scaling etc, then this would have to be moved to
  764. * some point where subsystems like i2c and pmic become
  765. * available.
  766. */
  767. clk_prepare(os->_clk);
  768. }
  769. return ret;
  770. }
  771. /**
  772. * _init_opt_clk - get a struct clk * for the hwmod's optional clocks
  773. * @oh: struct omap_hwmod *
  774. *
  775. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  776. * clock pointers. Returns 0 on success or -EINVAL on error.
  777. */
  778. static int _init_opt_clks(struct omap_hwmod *oh)
  779. {
  780. struct omap_hwmod_opt_clk *oc;
  781. struct clk *c;
  782. int i;
  783. int ret = 0;
  784. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  785. c = clk_get(NULL, oc->clk);
  786. if (IS_ERR(c)) {
  787. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  788. oh->name, oc->clk);
  789. ret = -EINVAL;
  790. continue;
  791. }
  792. oc->_clk = c;
  793. /*
  794. * HACK: This needs a re-visit once clk_prepare() is implemented
  795. * to do something meaningful. Today its just a no-op.
  796. * If clk_prepare() is used at some point to do things like
  797. * voltage scaling etc, then this would have to be moved to
  798. * some point where subsystems like i2c and pmic become
  799. * available.
  800. */
  801. clk_prepare(oc->_clk);
  802. }
  803. return ret;
  804. }
  805. static void _enable_optional_clocks(struct omap_hwmod *oh)
  806. {
  807. struct omap_hwmod_opt_clk *oc;
  808. int i;
  809. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  810. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  811. if (oc->_clk) {
  812. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  813. __clk_get_name(oc->_clk));
  814. clk_enable(oc->_clk);
  815. }
  816. }
  817. static void _disable_optional_clocks(struct omap_hwmod *oh)
  818. {
  819. struct omap_hwmod_opt_clk *oc;
  820. int i;
  821. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  822. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  823. if (oc->_clk) {
  824. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  825. __clk_get_name(oc->_clk));
  826. clk_disable(oc->_clk);
  827. }
  828. }
  829. /**
  830. * _enable_clocks - enable hwmod main clock and interface clocks
  831. * @oh: struct omap_hwmod *
  832. *
  833. * Enables all clocks necessary for register reads and writes to succeed
  834. * on the hwmod @oh. Returns 0.
  835. */
  836. static int _enable_clocks(struct omap_hwmod *oh)
  837. {
  838. struct omap_hwmod_ocp_if *os;
  839. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  840. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  841. _enable_optional_clocks(oh);
  842. if (oh->_clk)
  843. clk_enable(oh->_clk);
  844. list_for_each_entry(os, &oh->slave_ports, node) {
  845. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE)) {
  846. omap2_clk_deny_idle(os->_clk);
  847. clk_enable(os->_clk);
  848. }
  849. }
  850. /* The opt clocks are controlled by the device driver. */
  851. return 0;
  852. }
  853. /**
  854. * _omap4_clkctrl_managed_by_clkfwk - true if clkctrl managed by clock framework
  855. * @oh: struct omap_hwmod *
  856. */
  857. static bool _omap4_clkctrl_managed_by_clkfwk(struct omap_hwmod *oh)
  858. {
  859. if (oh->prcm.omap4.flags & HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK)
  860. return true;
  861. return false;
  862. }
  863. /**
  864. * _omap4_has_clkctrl_clock - returns true if a module has clkctrl clock
  865. * @oh: struct omap_hwmod *
  866. */
  867. static bool _omap4_has_clkctrl_clock(struct omap_hwmod *oh)
  868. {
  869. if (oh->prcm.omap4.clkctrl_offs)
  870. return true;
  871. if (!oh->prcm.omap4.clkctrl_offs &&
  872. oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET)
  873. return true;
  874. return false;
  875. }
  876. /**
  877. * _disable_clocks - disable hwmod main clock and interface clocks
  878. * @oh: struct omap_hwmod *
  879. *
  880. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  881. */
  882. static int _disable_clocks(struct omap_hwmod *oh)
  883. {
  884. struct omap_hwmod_ocp_if *os;
  885. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  886. if (oh->_clk)
  887. clk_disable(oh->_clk);
  888. list_for_each_entry(os, &oh->slave_ports, node) {
  889. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE)) {
  890. clk_disable(os->_clk);
  891. omap2_clk_allow_idle(os->_clk);
  892. }
  893. }
  894. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  895. _disable_optional_clocks(oh);
  896. /* The opt clocks are controlled by the device driver. */
  897. return 0;
  898. }
  899. /**
  900. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  901. * @oh: struct omap_hwmod *
  902. *
  903. * Enables the PRCM module mode related to the hwmod @oh.
  904. * No return value.
  905. */
  906. static void _omap4_enable_module(struct omap_hwmod *oh)
  907. {
  908. if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
  909. _omap4_clkctrl_managed_by_clkfwk(oh))
  910. return;
  911. pr_debug("omap_hwmod: %s: %s: %d\n",
  912. oh->name, __func__, oh->prcm.omap4.modulemode);
  913. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  914. oh->clkdm->prcm_partition,
  915. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  916. }
  917. /**
  918. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  919. * @oh: struct omap_hwmod *
  920. *
  921. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  922. * does not have an IDLEST bit or if the module successfully enters
  923. * slave idle; otherwise, pass along the return value of the
  924. * appropriate *_cm*_wait_module_idle() function.
  925. */
  926. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  927. {
  928. if (!oh)
  929. return -EINVAL;
  930. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  931. return 0;
  932. if (oh->flags & HWMOD_NO_IDLEST)
  933. return 0;
  934. if (_omap4_clkctrl_managed_by_clkfwk(oh))
  935. return 0;
  936. if (!_omap4_has_clkctrl_clock(oh))
  937. return 0;
  938. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  939. oh->clkdm->cm_inst,
  940. oh->prcm.omap4.clkctrl_offs, 0);
  941. }
  942. /**
  943. * _save_mpu_port_index - find and save the index to @oh's MPU port
  944. * @oh: struct omap_hwmod *
  945. *
  946. * Determines the array index of the OCP slave port that the MPU uses
  947. * to address the device, and saves it into the struct omap_hwmod.
  948. * Intended to be called during hwmod registration only. No return
  949. * value.
  950. */
  951. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  952. {
  953. struct omap_hwmod_ocp_if *os = NULL;
  954. if (!oh)
  955. return;
  956. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  957. list_for_each_entry(os, &oh->slave_ports, node) {
  958. if (os->user & OCP_USER_MPU) {
  959. oh->_mpu_port = os;
  960. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  961. break;
  962. }
  963. }
  964. return;
  965. }
  966. /**
  967. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  968. * @oh: struct omap_hwmod *
  969. *
  970. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  971. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  972. * communicate with the IP block. This interface need not be directly
  973. * connected to the MPU (and almost certainly is not), but is directly
  974. * connected to the IP block represented by @oh. Returns a pointer
  975. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  976. * error or if there does not appear to be a path from the MPU to this
  977. * IP block.
  978. */
  979. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  980. {
  981. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  982. return NULL;
  983. return oh->_mpu_port;
  984. };
  985. /**
  986. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  987. * @oh: struct omap_hwmod *
  988. *
  989. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  990. * by @oh is set to indicate to the PRCM that the IP block is active.
  991. * Usually this means placing the module into smart-idle mode and
  992. * smart-standby, but if there is a bug in the automatic idle handling
  993. * for the IP block, it may need to be placed into the force-idle or
  994. * no-idle variants of these modes. No return value.
  995. */
  996. static void _enable_sysc(struct omap_hwmod *oh)
  997. {
  998. u8 idlemode, sf;
  999. u32 v;
  1000. bool clkdm_act;
  1001. struct clockdomain *clkdm;
  1002. if (!oh->class->sysc)
  1003. return;
  1004. /*
  1005. * Wait until reset has completed, this is needed as the IP
  1006. * block is reset automatically by hardware in some cases
  1007. * (off-mode for example), and the drivers require the
  1008. * IP to be ready when they access it
  1009. */
  1010. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1011. _enable_optional_clocks(oh);
  1012. _wait_softreset_complete(oh);
  1013. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1014. _disable_optional_clocks(oh);
  1015. v = oh->_sysc_cache;
  1016. sf = oh->class->sysc->sysc_flags;
  1017. clkdm = _get_clkdm(oh);
  1018. if (sf & SYSC_HAS_SIDLEMODE) {
  1019. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1020. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1021. idlemode = HWMOD_IDLEMODE_NO;
  1022. } else {
  1023. if (sf & SYSC_HAS_ENAWAKEUP)
  1024. _enable_wakeup(oh, &v);
  1025. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1026. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1027. else
  1028. idlemode = HWMOD_IDLEMODE_SMART;
  1029. }
  1030. /*
  1031. * This is special handling for some IPs like
  1032. * 32k sync timer. Force them to idle!
  1033. */
  1034. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1035. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1036. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1037. idlemode = HWMOD_IDLEMODE_FORCE;
  1038. _set_slave_idlemode(oh, idlemode, &v);
  1039. }
  1040. if (sf & SYSC_HAS_MIDLEMODE) {
  1041. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1042. idlemode = HWMOD_IDLEMODE_FORCE;
  1043. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1044. idlemode = HWMOD_IDLEMODE_NO;
  1045. } else {
  1046. if (sf & SYSC_HAS_ENAWAKEUP)
  1047. _enable_wakeup(oh, &v);
  1048. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1049. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1050. else
  1051. idlemode = HWMOD_IDLEMODE_SMART;
  1052. }
  1053. _set_master_standbymode(oh, idlemode, &v);
  1054. }
  1055. /*
  1056. * XXX The clock framework should handle this, by
  1057. * calling into this code. But this must wait until the
  1058. * clock structures are tagged with omap_hwmod entries
  1059. */
  1060. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1061. (sf & SYSC_HAS_CLOCKACTIVITY))
  1062. _set_clockactivity(oh, CLOCKACT_TEST_ICLK, &v);
  1063. _write_sysconfig(v, oh);
  1064. /*
  1065. * Set the autoidle bit only after setting the smartidle bit
  1066. * Setting this will not have any impact on the other modules.
  1067. */
  1068. if (sf & SYSC_HAS_AUTOIDLE) {
  1069. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1070. 0 : 1;
  1071. _set_module_autoidle(oh, idlemode, &v);
  1072. _write_sysconfig(v, oh);
  1073. }
  1074. }
  1075. /**
  1076. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1077. * @oh: struct omap_hwmod *
  1078. *
  1079. * If module is marked as SWSUP_SIDLE, force the module into slave
  1080. * idle; otherwise, configure it for smart-idle. If module is marked
  1081. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1082. * configure it for smart-standby. No return value.
  1083. */
  1084. static void _idle_sysc(struct omap_hwmod *oh)
  1085. {
  1086. u8 idlemode, sf;
  1087. u32 v;
  1088. if (!oh->class->sysc)
  1089. return;
  1090. v = oh->_sysc_cache;
  1091. sf = oh->class->sysc->sysc_flags;
  1092. if (sf & SYSC_HAS_SIDLEMODE) {
  1093. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1094. idlemode = HWMOD_IDLEMODE_FORCE;
  1095. } else {
  1096. if (sf & SYSC_HAS_ENAWAKEUP)
  1097. _enable_wakeup(oh, &v);
  1098. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1099. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1100. else
  1101. idlemode = HWMOD_IDLEMODE_SMART;
  1102. }
  1103. _set_slave_idlemode(oh, idlemode, &v);
  1104. }
  1105. if (sf & SYSC_HAS_MIDLEMODE) {
  1106. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1107. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1108. idlemode = HWMOD_IDLEMODE_FORCE;
  1109. } else {
  1110. if (sf & SYSC_HAS_ENAWAKEUP)
  1111. _enable_wakeup(oh, &v);
  1112. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1113. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1114. else
  1115. idlemode = HWMOD_IDLEMODE_SMART;
  1116. }
  1117. _set_master_standbymode(oh, idlemode, &v);
  1118. }
  1119. /* If the cached value is the same as the new value, skip the write */
  1120. if (oh->_sysc_cache != v)
  1121. _write_sysconfig(v, oh);
  1122. }
  1123. /**
  1124. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1125. * @oh: struct omap_hwmod *
  1126. *
  1127. * Force the module into slave idle and master suspend. No return
  1128. * value.
  1129. */
  1130. static void _shutdown_sysc(struct omap_hwmod *oh)
  1131. {
  1132. u32 v;
  1133. u8 sf;
  1134. if (!oh->class->sysc)
  1135. return;
  1136. v = oh->_sysc_cache;
  1137. sf = oh->class->sysc->sysc_flags;
  1138. if (sf & SYSC_HAS_SIDLEMODE)
  1139. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1140. if (sf & SYSC_HAS_MIDLEMODE)
  1141. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1142. if (sf & SYSC_HAS_AUTOIDLE)
  1143. _set_module_autoidle(oh, 1, &v);
  1144. _write_sysconfig(v, oh);
  1145. }
  1146. /**
  1147. * _lookup - find an omap_hwmod by name
  1148. * @name: find an omap_hwmod by name
  1149. *
  1150. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1151. */
  1152. static struct omap_hwmod *_lookup(const char *name)
  1153. {
  1154. struct omap_hwmod *oh, *temp_oh;
  1155. oh = NULL;
  1156. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1157. if (!strcmp(name, temp_oh->name)) {
  1158. oh = temp_oh;
  1159. break;
  1160. }
  1161. }
  1162. return oh;
  1163. }
  1164. /**
  1165. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1166. * @oh: struct omap_hwmod *
  1167. *
  1168. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1169. * clockdomain pointer, and save it into the struct omap_hwmod.
  1170. * Return -EINVAL if the clkdm_name lookup failed.
  1171. */
  1172. static int _init_clkdm(struct omap_hwmod *oh)
  1173. {
  1174. if (!oh->clkdm_name) {
  1175. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1176. return 0;
  1177. }
  1178. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1179. if (!oh->clkdm) {
  1180. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1181. oh->name, oh->clkdm_name);
  1182. return 0;
  1183. }
  1184. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1185. oh->name, oh->clkdm_name);
  1186. return 0;
  1187. }
  1188. /**
  1189. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1190. * well the clockdomain.
  1191. * @oh: struct omap_hwmod *
  1192. * @np: device_node mapped to this hwmod
  1193. *
  1194. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1195. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1196. * success, or a negative error code on failure.
  1197. */
  1198. static int _init_clocks(struct omap_hwmod *oh, struct device_node *np)
  1199. {
  1200. int ret = 0;
  1201. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1202. return 0;
  1203. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1204. if (soc_ops.init_clkdm)
  1205. ret |= soc_ops.init_clkdm(oh);
  1206. ret |= _init_main_clk(oh);
  1207. ret |= _init_interface_clks(oh);
  1208. ret |= _init_opt_clks(oh);
  1209. if (!ret)
  1210. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1211. else
  1212. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1213. return ret;
  1214. }
  1215. /**
  1216. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1217. * @oh: struct omap_hwmod *
  1218. * @name: name of the reset line in the context of this hwmod
  1219. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1220. *
  1221. * Return the bit position of the reset line that match the
  1222. * input name. Return -ENOENT if not found.
  1223. */
  1224. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1225. struct omap_hwmod_rst_info *ohri)
  1226. {
  1227. int i;
  1228. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1229. const char *rst_line = oh->rst_lines[i].name;
  1230. if (!strcmp(rst_line, name)) {
  1231. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1232. ohri->st_shift = oh->rst_lines[i].st_shift;
  1233. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1234. oh->name, __func__, rst_line, ohri->rst_shift,
  1235. ohri->st_shift);
  1236. return 0;
  1237. }
  1238. }
  1239. return -ENOENT;
  1240. }
  1241. /**
  1242. * _assert_hardreset - assert the HW reset line of submodules
  1243. * contained in the hwmod module.
  1244. * @oh: struct omap_hwmod *
  1245. * @name: name of the reset line to lookup and assert
  1246. *
  1247. * Some IP like dsp, ipu or iva contain processor that require an HW
  1248. * reset line to be assert / deassert in order to enable fully the IP.
  1249. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1250. * asserting the hardreset line on the currently-booted SoC, or passes
  1251. * along the return value from _lookup_hardreset() or the SoC's
  1252. * assert_hardreset code.
  1253. */
  1254. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1255. {
  1256. struct omap_hwmod_rst_info ohri;
  1257. int ret = -EINVAL;
  1258. if (!oh)
  1259. return -EINVAL;
  1260. if (!soc_ops.assert_hardreset)
  1261. return -ENOSYS;
  1262. ret = _lookup_hardreset(oh, name, &ohri);
  1263. if (ret < 0)
  1264. return ret;
  1265. ret = soc_ops.assert_hardreset(oh, &ohri);
  1266. return ret;
  1267. }
  1268. /**
  1269. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1270. * in the hwmod module.
  1271. * @oh: struct omap_hwmod *
  1272. * @name: name of the reset line to look up and deassert
  1273. *
  1274. * Some IP like dsp, ipu or iva contain processor that require an HW
  1275. * reset line to be assert / deassert in order to enable fully the IP.
  1276. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1277. * deasserting the hardreset line on the currently-booted SoC, or passes
  1278. * along the return value from _lookup_hardreset() or the SoC's
  1279. * deassert_hardreset code.
  1280. */
  1281. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1282. {
  1283. struct omap_hwmod_rst_info ohri;
  1284. int ret = -EINVAL;
  1285. if (!oh)
  1286. return -EINVAL;
  1287. if (!soc_ops.deassert_hardreset)
  1288. return -ENOSYS;
  1289. ret = _lookup_hardreset(oh, name, &ohri);
  1290. if (ret < 0)
  1291. return ret;
  1292. if (oh->clkdm) {
  1293. /*
  1294. * A clockdomain must be in SW_SUP otherwise reset
  1295. * might not be completed. The clockdomain can be set
  1296. * in HW_AUTO only when the module become ready.
  1297. */
  1298. clkdm_deny_idle(oh->clkdm);
  1299. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1300. if (ret) {
  1301. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1302. oh->name, oh->clkdm->name, ret);
  1303. return ret;
  1304. }
  1305. }
  1306. _enable_clocks(oh);
  1307. if (soc_ops.enable_module)
  1308. soc_ops.enable_module(oh);
  1309. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1310. if (soc_ops.disable_module)
  1311. soc_ops.disable_module(oh);
  1312. _disable_clocks(oh);
  1313. if (ret == -EBUSY)
  1314. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1315. if (oh->clkdm) {
  1316. /*
  1317. * Set the clockdomain to HW_AUTO, assuming that the
  1318. * previous state was HW_AUTO.
  1319. */
  1320. clkdm_allow_idle(oh->clkdm);
  1321. clkdm_hwmod_disable(oh->clkdm, oh);
  1322. }
  1323. return ret;
  1324. }
  1325. /**
  1326. * _read_hardreset - read the HW reset line state of submodules
  1327. * contained in the hwmod module
  1328. * @oh: struct omap_hwmod *
  1329. * @name: name of the reset line to look up and read
  1330. *
  1331. * Return the state of the reset line. Returns -EINVAL if @oh is
  1332. * null, -ENOSYS if we have no way of reading the hardreset line
  1333. * status on the currently-booted SoC, or passes along the return
  1334. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1335. * code.
  1336. */
  1337. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1338. {
  1339. struct omap_hwmod_rst_info ohri;
  1340. int ret = -EINVAL;
  1341. if (!oh)
  1342. return -EINVAL;
  1343. if (!soc_ops.is_hardreset_asserted)
  1344. return -ENOSYS;
  1345. ret = _lookup_hardreset(oh, name, &ohri);
  1346. if (ret < 0)
  1347. return ret;
  1348. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1349. }
  1350. /**
  1351. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1352. * @oh: struct omap_hwmod *
  1353. *
  1354. * If all hardreset lines associated with @oh are asserted, then return true.
  1355. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1356. * associated with @oh are asserted, then return false.
  1357. * This function is used to avoid executing some parts of the IP block
  1358. * enable/disable sequence if its hardreset line is set.
  1359. */
  1360. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1361. {
  1362. int i, rst_cnt = 0;
  1363. if (oh->rst_lines_cnt == 0)
  1364. return false;
  1365. for (i = 0; i < oh->rst_lines_cnt; i++)
  1366. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1367. rst_cnt++;
  1368. if (oh->rst_lines_cnt == rst_cnt)
  1369. return true;
  1370. return false;
  1371. }
  1372. /**
  1373. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1374. * hard-reset
  1375. * @oh: struct omap_hwmod *
  1376. *
  1377. * If any hardreset lines associated with @oh are asserted, then
  1378. * return true. Otherwise, if no hardreset lines associated with @oh
  1379. * are asserted, or if @oh has no hardreset lines, then return false.
  1380. * This function is used to avoid executing some parts of the IP block
  1381. * enable/disable sequence if any hardreset line is set.
  1382. */
  1383. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1384. {
  1385. int rst_cnt = 0;
  1386. int i;
  1387. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1388. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1389. rst_cnt++;
  1390. return (rst_cnt) ? true : false;
  1391. }
  1392. /**
  1393. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1394. * @oh: struct omap_hwmod *
  1395. *
  1396. * Disable the PRCM module mode related to the hwmod @oh.
  1397. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1398. */
  1399. static int _omap4_disable_module(struct omap_hwmod *oh)
  1400. {
  1401. int v;
  1402. if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
  1403. _omap4_clkctrl_managed_by_clkfwk(oh))
  1404. return -EINVAL;
  1405. /*
  1406. * Since integration code might still be doing something, only
  1407. * disable if all lines are under hardreset.
  1408. */
  1409. if (_are_any_hardreset_lines_asserted(oh))
  1410. return 0;
  1411. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1412. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1413. oh->prcm.omap4.clkctrl_offs);
  1414. v = _omap4_wait_target_disable(oh);
  1415. if (v)
  1416. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1417. oh->name);
  1418. return 0;
  1419. }
  1420. /**
  1421. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1422. * @oh: struct omap_hwmod *
  1423. *
  1424. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1425. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1426. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1427. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1428. *
  1429. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1430. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1431. * use the SYSCONFIG softreset bit to provide the status.
  1432. *
  1433. * Note that some IP like McBSP do have reset control but don't have
  1434. * reset status.
  1435. */
  1436. static int _ocp_softreset(struct omap_hwmod *oh)
  1437. {
  1438. u32 v;
  1439. int c = 0;
  1440. int ret = 0;
  1441. if (!oh->class->sysc ||
  1442. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1443. return -ENOENT;
  1444. /* clocks must be on for this operation */
  1445. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1446. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1447. oh->name);
  1448. return -EINVAL;
  1449. }
  1450. /* For some modules, all optionnal clocks need to be enabled as well */
  1451. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1452. _enable_optional_clocks(oh);
  1453. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1454. v = oh->_sysc_cache;
  1455. ret = _set_softreset(oh, &v);
  1456. if (ret)
  1457. goto dis_opt_clks;
  1458. _write_sysconfig(v, oh);
  1459. if (oh->class->sysc->srst_udelay)
  1460. udelay(oh->class->sysc->srst_udelay);
  1461. c = _wait_softreset_complete(oh);
  1462. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1463. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1464. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1465. ret = -ETIMEDOUT;
  1466. goto dis_opt_clks;
  1467. } else {
  1468. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1469. }
  1470. ret = _clear_softreset(oh, &v);
  1471. if (ret)
  1472. goto dis_opt_clks;
  1473. _write_sysconfig(v, oh);
  1474. /*
  1475. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1476. * _wait_target_ready() or _reset()
  1477. */
  1478. dis_opt_clks:
  1479. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1480. _disable_optional_clocks(oh);
  1481. return ret;
  1482. }
  1483. /**
  1484. * _reset - reset an omap_hwmod
  1485. * @oh: struct omap_hwmod *
  1486. *
  1487. * Resets an omap_hwmod @oh. If the module has a custom reset
  1488. * function pointer defined, then call it to reset the IP block, and
  1489. * pass along its return value to the caller. Otherwise, if the IP
  1490. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1491. * associated with it, call a function to reset the IP block via that
  1492. * method, and pass along the return value to the caller. Finally, if
  1493. * the IP block has some hardreset lines associated with it, assert
  1494. * all of those, but do _not_ deassert them. (This is because driver
  1495. * authors have expressed an apparent requirement to control the
  1496. * deassertion of the hardreset lines themselves.)
  1497. *
  1498. * The default software reset mechanism for most OMAP IP blocks is
  1499. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1500. * hwmods cannot be reset via this method. Some are not targets and
  1501. * therefore have no OCP header registers to access. Others (like the
  1502. * IVA) have idiosyncratic reset sequences. So for these relatively
  1503. * rare cases, custom reset code can be supplied in the struct
  1504. * omap_hwmod_class .reset function pointer.
  1505. *
  1506. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1507. * does not prevent idling of the system. This is necessary for cases
  1508. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1509. * kernel without disabling dma.
  1510. *
  1511. * Passes along the return value from either _ocp_softreset() or the
  1512. * custom reset function - these must return -EINVAL if the hwmod
  1513. * cannot be reset this way or if the hwmod is in the wrong state,
  1514. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1515. */
  1516. static int _reset(struct omap_hwmod *oh)
  1517. {
  1518. int i, r;
  1519. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1520. if (oh->class->reset) {
  1521. r = oh->class->reset(oh);
  1522. } else {
  1523. if (oh->rst_lines_cnt > 0) {
  1524. for (i = 0; i < oh->rst_lines_cnt; i++)
  1525. _assert_hardreset(oh, oh->rst_lines[i].name);
  1526. return 0;
  1527. } else {
  1528. r = _ocp_softreset(oh);
  1529. if (r == -ENOENT)
  1530. r = 0;
  1531. }
  1532. }
  1533. _set_dmadisable(oh);
  1534. /*
  1535. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1536. * softreset. The _enable() function should be split to avoid
  1537. * the rewrite of the OCP_SYSCONFIG register.
  1538. */
  1539. if (oh->class->sysc) {
  1540. _update_sysc_cache(oh);
  1541. _enable_sysc(oh);
  1542. }
  1543. return r;
  1544. }
  1545. /**
  1546. * _omap4_update_context_lost - increment hwmod context loss counter if
  1547. * hwmod context was lost, and clear hardware context loss reg
  1548. * @oh: hwmod to check for context loss
  1549. *
  1550. * If the PRCM indicates that the hwmod @oh lost context, increment
  1551. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1552. * bits. No return value.
  1553. */
  1554. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1555. {
  1556. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1557. return;
  1558. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1559. oh->clkdm->pwrdm.ptr->prcm_offs,
  1560. oh->prcm.omap4.context_offs))
  1561. return;
  1562. oh->prcm.omap4.context_lost_counter++;
  1563. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1564. oh->clkdm->pwrdm.ptr->prcm_offs,
  1565. oh->prcm.omap4.context_offs);
  1566. }
  1567. /**
  1568. * _omap4_get_context_lost - get context loss counter for a hwmod
  1569. * @oh: hwmod to get context loss counter for
  1570. *
  1571. * Returns the in-memory context loss counter for a hwmod.
  1572. */
  1573. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1574. {
  1575. return oh->prcm.omap4.context_lost_counter;
  1576. }
  1577. /**
  1578. * _enable - enable an omap_hwmod
  1579. * @oh: struct omap_hwmod *
  1580. *
  1581. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1582. * register target. Returns -EINVAL if the hwmod is in the wrong
  1583. * state or passes along the return value of _wait_target_ready().
  1584. */
  1585. static int _enable(struct omap_hwmod *oh)
  1586. {
  1587. int r;
  1588. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1589. /*
  1590. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1591. * state at init.
  1592. */
  1593. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1594. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1595. return 0;
  1596. }
  1597. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1598. oh->_state != _HWMOD_STATE_IDLE &&
  1599. oh->_state != _HWMOD_STATE_DISABLED) {
  1600. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1601. oh->name);
  1602. return -EINVAL;
  1603. }
  1604. /*
  1605. * If an IP block contains HW reset lines and all of them are
  1606. * asserted, we let integration code associated with that
  1607. * block handle the enable. We've received very little
  1608. * information on what those driver authors need, and until
  1609. * detailed information is provided and the driver code is
  1610. * posted to the public lists, this is probably the best we
  1611. * can do.
  1612. */
  1613. if (_are_all_hardreset_lines_asserted(oh))
  1614. return 0;
  1615. _add_initiator_dep(oh, mpu_oh);
  1616. if (oh->clkdm) {
  1617. /*
  1618. * A clockdomain must be in SW_SUP before enabling
  1619. * completely the module. The clockdomain can be set
  1620. * in HW_AUTO only when the module become ready.
  1621. */
  1622. clkdm_deny_idle(oh->clkdm);
  1623. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1624. if (r) {
  1625. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1626. oh->name, oh->clkdm->name, r);
  1627. return r;
  1628. }
  1629. }
  1630. _enable_clocks(oh);
  1631. if (soc_ops.enable_module)
  1632. soc_ops.enable_module(oh);
  1633. if (oh->flags & HWMOD_BLOCK_WFI)
  1634. cpu_idle_poll_ctrl(true);
  1635. if (soc_ops.update_context_lost)
  1636. soc_ops.update_context_lost(oh);
  1637. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1638. -EINVAL;
  1639. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1640. clkdm_allow_idle(oh->clkdm);
  1641. if (!r) {
  1642. oh->_state = _HWMOD_STATE_ENABLED;
  1643. /* Access the sysconfig only if the target is ready */
  1644. if (oh->class->sysc) {
  1645. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1646. _update_sysc_cache(oh);
  1647. _enable_sysc(oh);
  1648. }
  1649. } else {
  1650. if (soc_ops.disable_module)
  1651. soc_ops.disable_module(oh);
  1652. _disable_clocks(oh);
  1653. pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
  1654. oh->name, r);
  1655. if (oh->clkdm)
  1656. clkdm_hwmod_disable(oh->clkdm, oh);
  1657. }
  1658. return r;
  1659. }
  1660. /**
  1661. * _idle - idle an omap_hwmod
  1662. * @oh: struct omap_hwmod *
  1663. *
  1664. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1665. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1666. * state or returns 0.
  1667. */
  1668. static int _idle(struct omap_hwmod *oh)
  1669. {
  1670. if (oh->flags & HWMOD_NO_IDLE) {
  1671. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  1672. return 0;
  1673. }
  1674. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1675. if (_are_all_hardreset_lines_asserted(oh))
  1676. return 0;
  1677. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1678. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1679. oh->name);
  1680. return -EINVAL;
  1681. }
  1682. if (oh->class->sysc)
  1683. _idle_sysc(oh);
  1684. _del_initiator_dep(oh, mpu_oh);
  1685. /*
  1686. * If HWMOD_CLKDM_NOAUTO is set then we don't
  1687. * deny idle the clkdm again since idle was already denied
  1688. * in _enable()
  1689. */
  1690. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1691. clkdm_deny_idle(oh->clkdm);
  1692. if (oh->flags & HWMOD_BLOCK_WFI)
  1693. cpu_idle_poll_ctrl(false);
  1694. if (soc_ops.disable_module)
  1695. soc_ops.disable_module(oh);
  1696. /*
  1697. * The module must be in idle mode before disabling any parents
  1698. * clocks. Otherwise, the parent clock might be disabled before
  1699. * the module transition is done, and thus will prevent the
  1700. * transition to complete properly.
  1701. */
  1702. _disable_clocks(oh);
  1703. if (oh->clkdm) {
  1704. clkdm_allow_idle(oh->clkdm);
  1705. clkdm_hwmod_disable(oh->clkdm, oh);
  1706. }
  1707. oh->_state = _HWMOD_STATE_IDLE;
  1708. return 0;
  1709. }
  1710. /**
  1711. * _shutdown - shutdown an omap_hwmod
  1712. * @oh: struct omap_hwmod *
  1713. *
  1714. * Shut down an omap_hwmod @oh. This should be called when the driver
  1715. * used for the hwmod is removed or unloaded or if the driver is not
  1716. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1717. * state or returns 0.
  1718. */
  1719. static int _shutdown(struct omap_hwmod *oh)
  1720. {
  1721. int ret, i;
  1722. u8 prev_state;
  1723. if (_are_all_hardreset_lines_asserted(oh))
  1724. return 0;
  1725. if (oh->_state != _HWMOD_STATE_IDLE &&
  1726. oh->_state != _HWMOD_STATE_ENABLED) {
  1727. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1728. oh->name);
  1729. return -EINVAL;
  1730. }
  1731. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1732. if (oh->class->pre_shutdown) {
  1733. prev_state = oh->_state;
  1734. if (oh->_state == _HWMOD_STATE_IDLE)
  1735. _enable(oh);
  1736. ret = oh->class->pre_shutdown(oh);
  1737. if (ret) {
  1738. if (prev_state == _HWMOD_STATE_IDLE)
  1739. _idle(oh);
  1740. return ret;
  1741. }
  1742. }
  1743. if (oh->class->sysc) {
  1744. if (oh->_state == _HWMOD_STATE_IDLE)
  1745. _enable(oh);
  1746. _shutdown_sysc(oh);
  1747. }
  1748. /* clocks and deps are already disabled in idle */
  1749. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1750. _del_initiator_dep(oh, mpu_oh);
  1751. /* XXX what about the other system initiators here? dma, dsp */
  1752. if (oh->flags & HWMOD_BLOCK_WFI)
  1753. cpu_idle_poll_ctrl(false);
  1754. if (soc_ops.disable_module)
  1755. soc_ops.disable_module(oh);
  1756. _disable_clocks(oh);
  1757. if (oh->clkdm)
  1758. clkdm_hwmod_disable(oh->clkdm, oh);
  1759. }
  1760. /* XXX Should this code also force-disable the optional clocks? */
  1761. for (i = 0; i < oh->rst_lines_cnt; i++)
  1762. _assert_hardreset(oh, oh->rst_lines[i].name);
  1763. oh->_state = _HWMOD_STATE_DISABLED;
  1764. return 0;
  1765. }
  1766. static int of_dev_find_hwmod(struct device_node *np,
  1767. struct omap_hwmod *oh)
  1768. {
  1769. int count, i, res;
  1770. const char *p;
  1771. count = of_property_count_strings(np, "ti,hwmods");
  1772. if (count < 1)
  1773. return -ENODEV;
  1774. for (i = 0; i < count; i++) {
  1775. res = of_property_read_string_index(np, "ti,hwmods",
  1776. i, &p);
  1777. if (res)
  1778. continue;
  1779. if (!strcmp(p, oh->name)) {
  1780. pr_debug("omap_hwmod: dt %pOFn[%i] uses hwmod %s\n",
  1781. np, i, oh->name);
  1782. return i;
  1783. }
  1784. }
  1785. return -ENODEV;
  1786. }
  1787. /**
  1788. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1789. * @np: struct device_node *
  1790. * @oh: struct omap_hwmod *
  1791. * @index: index of the entry found
  1792. * @found: struct device_node * found or NULL
  1793. *
  1794. * Parse the dt blob and find out needed hwmod. Recursive function is
  1795. * implemented to take care hierarchical dt blob parsing.
  1796. * Return: Returns 0 on success, -ENODEV when not found.
  1797. */
  1798. static int of_dev_hwmod_lookup(struct device_node *np,
  1799. struct omap_hwmod *oh,
  1800. int *index,
  1801. struct device_node **found)
  1802. {
  1803. struct device_node *np0 = NULL;
  1804. int res;
  1805. res = of_dev_find_hwmod(np, oh);
  1806. if (res >= 0) {
  1807. *found = np;
  1808. *index = res;
  1809. return 0;
  1810. }
  1811. for_each_child_of_node(np, np0) {
  1812. struct device_node *fc;
  1813. int i;
  1814. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  1815. if (res == 0) {
  1816. *found = fc;
  1817. *index = i;
  1818. of_node_put(np0);
  1819. return 0;
  1820. }
  1821. }
  1822. *found = NULL;
  1823. *index = 0;
  1824. return -ENODEV;
  1825. }
  1826. /**
  1827. * omap_hwmod_fix_mpu_rt_idx - fix up mpu_rt_idx register offsets
  1828. *
  1829. * @oh: struct omap_hwmod *
  1830. * @np: struct device_node *
  1831. *
  1832. * Fix up module register offsets for modules with mpu_rt_idx.
  1833. * Only needed for cpsw with interconnect target module defined
  1834. * in device tree while still using legacy hwmod platform data
  1835. * for rev, sysc and syss registers.
  1836. *
  1837. * Can be removed when all cpsw hwmod platform data has been
  1838. * dropped.
  1839. */
  1840. static void omap_hwmod_fix_mpu_rt_idx(struct omap_hwmod *oh,
  1841. struct device_node *np,
  1842. struct resource *res)
  1843. {
  1844. struct device_node *child = NULL;
  1845. int error;
  1846. child = of_get_next_child(np, child);
  1847. if (!child)
  1848. return;
  1849. error = of_address_to_resource(child, oh->mpu_rt_idx, res);
  1850. if (error)
  1851. pr_err("%s: error mapping mpu_rt_idx: %i\n",
  1852. __func__, error);
  1853. }
  1854. /**
  1855. * omap_hwmod_parse_module_range - map module IO range from device tree
  1856. * @oh: struct omap_hwmod *
  1857. * @np: struct device_node *
  1858. *
  1859. * Parse the device tree range an interconnect target module provides
  1860. * for it's child device IP blocks. This way we can support the old
  1861. * "ti,hwmods" property with just dts data without a need for platform
  1862. * data for IO resources. And we don't need all the child IP device
  1863. * nodes available in the dts.
  1864. */
  1865. int omap_hwmod_parse_module_range(struct omap_hwmod *oh,
  1866. struct device_node *np,
  1867. struct resource *res)
  1868. {
  1869. struct property *prop;
  1870. const __be32 *ranges;
  1871. const char *name;
  1872. u32 nr_addr, nr_size;
  1873. u64 base, size;
  1874. int len, error;
  1875. if (!res)
  1876. return -EINVAL;
  1877. ranges = of_get_property(np, "ranges", &len);
  1878. if (!ranges)
  1879. return -ENOENT;
  1880. len /= sizeof(*ranges);
  1881. if (len < 3)
  1882. return -EINVAL;
  1883. of_property_for_each_string(np, "compatible", prop, name)
  1884. if (!strncmp("ti,sysc-", name, 8))
  1885. break;
  1886. if (!name)
  1887. return -ENOENT;
  1888. error = of_property_read_u32(np, "#address-cells", &nr_addr);
  1889. if (error)
  1890. return -ENOENT;
  1891. error = of_property_read_u32(np, "#size-cells", &nr_size);
  1892. if (error)
  1893. return -ENOENT;
  1894. if (nr_addr != 1 || nr_size != 1) {
  1895. pr_err("%s: invalid range for %s->%pOFn\n", __func__,
  1896. oh->name, np);
  1897. return -EINVAL;
  1898. }
  1899. ranges++;
  1900. base = of_translate_address(np, ranges++);
  1901. size = be32_to_cpup(ranges);
  1902. pr_debug("omap_hwmod: %s %pOFn at 0x%llx size 0x%llx\n",
  1903. oh->name, np, base, size);
  1904. if (oh && oh->mpu_rt_idx) {
  1905. omap_hwmod_fix_mpu_rt_idx(oh, np, res);
  1906. return 0;
  1907. }
  1908. res->start = base;
  1909. res->end = base + size - 1;
  1910. res->flags = IORESOURCE_MEM;
  1911. return 0;
  1912. }
  1913. /**
  1914. * _init_mpu_rt_base - populate the virtual address for a hwmod
  1915. * @oh: struct omap_hwmod * to locate the virtual address
  1916. * @data: (unused, caller should pass NULL)
  1917. * @index: index of the reg entry iospace in device tree
  1918. * @np: struct device_node * of the IP block's device node in the DT data
  1919. *
  1920. * Cache the virtual address used by the MPU to access this IP block's
  1921. * registers. This address is needed early so the OCP registers that
  1922. * are part of the device's address space can be ioremapped properly.
  1923. *
  1924. * If SYSC access is not needed, the registers will not be remapped
  1925. * and non-availability of MPU access is not treated as an error.
  1926. *
  1927. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  1928. * -ENXIO on absent or invalid register target address space.
  1929. */
  1930. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  1931. int index, struct device_node *np)
  1932. {
  1933. void __iomem *va_start = NULL;
  1934. struct resource res;
  1935. int error;
  1936. if (!oh)
  1937. return -EINVAL;
  1938. _save_mpu_port_index(oh);
  1939. /* if we don't need sysc access we don't need to ioremap */
  1940. if (!oh->class->sysc)
  1941. return 0;
  1942. /* we can't continue without MPU PORT if we need sysc access */
  1943. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1944. return -ENXIO;
  1945. if (!np) {
  1946. pr_err("omap_hwmod: %s: no dt node\n", oh->name);
  1947. return -ENXIO;
  1948. }
  1949. /* Do we have a dts range for the interconnect target module? */
  1950. error = omap_hwmod_parse_module_range(oh, np, &res);
  1951. if (!error)
  1952. va_start = ioremap(res.start, resource_size(&res));
  1953. /* No ranges, rely on device reg entry */
  1954. if (!va_start)
  1955. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  1956. if (!va_start) {
  1957. pr_err("omap_hwmod: %s: Missing dt reg%i for %pOF\n",
  1958. oh->name, index, np);
  1959. return -ENXIO;
  1960. }
  1961. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  1962. oh->name, va_start);
  1963. oh->_mpu_rt_va = va_start;
  1964. return 0;
  1965. }
  1966. static void __init parse_module_flags(struct omap_hwmod *oh,
  1967. struct device_node *np)
  1968. {
  1969. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  1970. oh->flags |= HWMOD_INIT_NO_RESET;
  1971. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  1972. oh->flags |= HWMOD_INIT_NO_IDLE;
  1973. if (of_find_property(np, "ti,no-idle", NULL))
  1974. oh->flags |= HWMOD_NO_IDLE;
  1975. }
  1976. /**
  1977. * _init - initialize internal data for the hwmod @oh
  1978. * @oh: struct omap_hwmod *
  1979. * @n: (unused)
  1980. *
  1981. * Look up the clocks and the address space used by the MPU to access
  1982. * registers belonging to the hwmod @oh. @oh must already be
  1983. * registered at this point. This is the first of two phases for
  1984. * hwmod initialization. Code called here does not touch any hardware
  1985. * registers, it simply prepares internal data structures. Returns 0
  1986. * upon success or if the hwmod isn't registered or if the hwmod's
  1987. * address space is not defined, or -EINVAL upon failure.
  1988. */
  1989. static int __init _init(struct omap_hwmod *oh, void *data)
  1990. {
  1991. int r, index;
  1992. struct device_node *np = NULL;
  1993. struct device_node *bus;
  1994. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1995. return 0;
  1996. bus = of_find_node_by_name(NULL, "ocp");
  1997. if (!bus)
  1998. return -ENODEV;
  1999. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2000. if (r)
  2001. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2002. else if (np && index)
  2003. pr_warn("omap_hwmod: %s using broken dt data from %pOFn\n",
  2004. oh->name, np);
  2005. r = _init_mpu_rt_base(oh, NULL, index, np);
  2006. if (r < 0) {
  2007. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2008. oh->name);
  2009. return 0;
  2010. }
  2011. r = _init_clocks(oh, np);
  2012. if (r < 0) {
  2013. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2014. return -EINVAL;
  2015. }
  2016. if (np) {
  2017. struct device_node *child;
  2018. parse_module_flags(oh, np);
  2019. child = of_get_next_child(np, NULL);
  2020. if (child)
  2021. parse_module_flags(oh, child);
  2022. }
  2023. oh->_state = _HWMOD_STATE_INITIALIZED;
  2024. return 0;
  2025. }
  2026. /**
  2027. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2028. * @oh: struct omap_hwmod *
  2029. *
  2030. * Set up the module's interface clocks. XXX This function is still mostly
  2031. * a stub; implementing this properly requires iclk autoidle usecounting in
  2032. * the clock code. No return value.
  2033. */
  2034. static void _setup_iclk_autoidle(struct omap_hwmod *oh)
  2035. {
  2036. struct omap_hwmod_ocp_if *os;
  2037. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2038. return;
  2039. list_for_each_entry(os, &oh->slave_ports, node) {
  2040. if (!os->_clk)
  2041. continue;
  2042. if (os->flags & OCPIF_SWSUP_IDLE) {
  2043. /*
  2044. * we might have multiple users of one iclk with
  2045. * different requirements, disable autoidle when
  2046. * the module is enabled, e.g. dss iclk
  2047. */
  2048. } else {
  2049. /* we are enabling autoidle afterwards anyways */
  2050. clk_enable(os->_clk);
  2051. }
  2052. }
  2053. return;
  2054. }
  2055. /**
  2056. * _setup_reset - reset an IP block during the setup process
  2057. * @oh: struct omap_hwmod *
  2058. *
  2059. * Reset the IP block corresponding to the hwmod @oh during the setup
  2060. * process. The IP block is first enabled so it can be successfully
  2061. * reset. Returns 0 upon success or a negative error code upon
  2062. * failure.
  2063. */
  2064. static int _setup_reset(struct omap_hwmod *oh)
  2065. {
  2066. int r = 0;
  2067. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2068. return -EINVAL;
  2069. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2070. return -EPERM;
  2071. if (oh->rst_lines_cnt == 0) {
  2072. r = _enable(oh);
  2073. if (r) {
  2074. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2075. oh->name, oh->_state);
  2076. return -EINVAL;
  2077. }
  2078. }
  2079. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2080. r = _reset(oh);
  2081. return r;
  2082. }
  2083. /**
  2084. * _setup_postsetup - transition to the appropriate state after _setup
  2085. * @oh: struct omap_hwmod *
  2086. *
  2087. * Place an IP block represented by @oh into a "post-setup" state --
  2088. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2089. * this function is called at the end of _setup().) The postsetup
  2090. * state for an IP block can be changed by calling
  2091. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2092. * before one of the omap_hwmod_setup*() functions are called for the
  2093. * IP block.
  2094. *
  2095. * The IP block stays in this state until a PM runtime-based driver is
  2096. * loaded for that IP block. A post-setup state of IDLE is
  2097. * appropriate for almost all IP blocks with runtime PM-enabled
  2098. * drivers, since those drivers are able to enable the IP block. A
  2099. * post-setup state of ENABLED is appropriate for kernels with PM
  2100. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2101. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2102. * included, since the WDTIMER starts running on reset and will reset
  2103. * the MPU if left active.
  2104. *
  2105. * This post-setup mechanism is deprecated. Once all of the OMAP
  2106. * drivers have been converted to use PM runtime, and all of the IP
  2107. * block data and interconnect data is available to the hwmod code, it
  2108. * should be possible to replace this mechanism with a "lazy reset"
  2109. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2110. * when the driver first probes, then all remaining IP blocks without
  2111. * drivers are either shut down or enabled after the drivers have
  2112. * loaded. However, this cannot take place until the above
  2113. * preconditions have been met, since otherwise the late reset code
  2114. * has no way of knowing which IP blocks are in use by drivers, and
  2115. * which ones are unused.
  2116. *
  2117. * No return value.
  2118. */
  2119. static void _setup_postsetup(struct omap_hwmod *oh)
  2120. {
  2121. u8 postsetup_state;
  2122. if (oh->rst_lines_cnt > 0)
  2123. return;
  2124. postsetup_state = oh->_postsetup_state;
  2125. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2126. postsetup_state = _HWMOD_STATE_ENABLED;
  2127. /*
  2128. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2129. * it should be set by the core code as a runtime flag during startup
  2130. */
  2131. if ((oh->flags & (HWMOD_INIT_NO_IDLE | HWMOD_NO_IDLE)) &&
  2132. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2133. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2134. postsetup_state = _HWMOD_STATE_ENABLED;
  2135. }
  2136. if (postsetup_state == _HWMOD_STATE_IDLE)
  2137. _idle(oh);
  2138. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2139. _shutdown(oh);
  2140. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2141. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2142. oh->name, postsetup_state);
  2143. return;
  2144. }
  2145. /**
  2146. * _setup - prepare IP block hardware for use
  2147. * @oh: struct omap_hwmod *
  2148. * @n: (unused, pass NULL)
  2149. *
  2150. * Configure the IP block represented by @oh. This may include
  2151. * enabling the IP block, resetting it, and placing it into a
  2152. * post-setup state, depending on the type of IP block and applicable
  2153. * flags. IP blocks are reset to prevent any previous configuration
  2154. * by the bootloader or previous operating system from interfering
  2155. * with power management or other parts of the system. The reset can
  2156. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2157. * two phases for hwmod initialization. Code called here generally
  2158. * affects the IP block hardware, or system integration hardware
  2159. * associated with the IP block. Returns 0.
  2160. */
  2161. static int _setup(struct omap_hwmod *oh, void *data)
  2162. {
  2163. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2164. return 0;
  2165. if (oh->parent_hwmod) {
  2166. int r;
  2167. r = _enable(oh->parent_hwmod);
  2168. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2169. oh->name, oh->parent_hwmod->name);
  2170. }
  2171. _setup_iclk_autoidle(oh);
  2172. if (!_setup_reset(oh))
  2173. _setup_postsetup(oh);
  2174. if (oh->parent_hwmod) {
  2175. u8 postsetup_state;
  2176. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2177. if (postsetup_state == _HWMOD_STATE_IDLE)
  2178. _idle(oh->parent_hwmod);
  2179. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2180. _shutdown(oh->parent_hwmod);
  2181. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2182. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2183. oh->parent_hwmod->name, postsetup_state);
  2184. }
  2185. return 0;
  2186. }
  2187. /**
  2188. * _register - register a struct omap_hwmod
  2189. * @oh: struct omap_hwmod *
  2190. *
  2191. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2192. * already has been registered by the same name; -EINVAL if the
  2193. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2194. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2195. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2196. * success.
  2197. *
  2198. * XXX The data should be copied into bootmem, so the original data
  2199. * should be marked __initdata and freed after init. This would allow
  2200. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2201. * that the copy process would be relatively complex due to the large number
  2202. * of substructures.
  2203. */
  2204. static int _register(struct omap_hwmod *oh)
  2205. {
  2206. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2207. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2208. return -EINVAL;
  2209. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2210. if (_lookup(oh->name))
  2211. return -EEXIST;
  2212. list_add_tail(&oh->node, &omap_hwmod_list);
  2213. INIT_LIST_HEAD(&oh->slave_ports);
  2214. spin_lock_init(&oh->_lock);
  2215. lockdep_set_class(&oh->_lock, &oh->hwmod_key);
  2216. oh->_state = _HWMOD_STATE_REGISTERED;
  2217. /*
  2218. * XXX Rather than doing a strcmp(), this should test a flag
  2219. * set in the hwmod data, inserted by the autogenerator code.
  2220. */
  2221. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2222. mpu_oh = oh;
  2223. return 0;
  2224. }
  2225. /**
  2226. * _add_link - add an interconnect between two IP blocks
  2227. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2228. *
  2229. * Add struct omap_hwmod_link records connecting the slave IP block
  2230. * specified in @oi->slave to @oi. This code is assumed to run before
  2231. * preemption or SMP has been enabled, thus avoiding the need for
  2232. * locking in this code. Changes to this assumption will require
  2233. * additional locking. Returns 0.
  2234. */
  2235. static int _add_link(struct omap_hwmod_ocp_if *oi)
  2236. {
  2237. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2238. oi->slave->name);
  2239. list_add(&oi->node, &oi->slave->slave_ports);
  2240. oi->slave->slaves_cnt++;
  2241. return 0;
  2242. }
  2243. /**
  2244. * _register_link - register a struct omap_hwmod_ocp_if
  2245. * @oi: struct omap_hwmod_ocp_if *
  2246. *
  2247. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2248. * has already been registered; -EINVAL if @oi is NULL or if the
  2249. * record pointed to by @oi is missing required fields; or 0 upon
  2250. * success.
  2251. *
  2252. * XXX The data should be copied into bootmem, so the original data
  2253. * should be marked __initdata and freed after init. This would allow
  2254. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2255. */
  2256. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2257. {
  2258. if (!oi || !oi->master || !oi->slave || !oi->user)
  2259. return -EINVAL;
  2260. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2261. return -EEXIST;
  2262. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2263. oi->master->name, oi->slave->name);
  2264. /*
  2265. * Register the connected hwmods, if they haven't been
  2266. * registered already
  2267. */
  2268. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2269. _register(oi->master);
  2270. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2271. _register(oi->slave);
  2272. _add_link(oi);
  2273. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2274. return 0;
  2275. }
  2276. /* Static functions intended only for use in soc_ops field function pointers */
  2277. /**
  2278. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2279. * @oh: struct omap_hwmod *
  2280. *
  2281. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2282. * does not have an IDLEST bit or if the module successfully leaves
  2283. * slave idle; otherwise, pass along the return value of the
  2284. * appropriate *_cm*_wait_module_ready() function.
  2285. */
  2286. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2287. {
  2288. if (!oh)
  2289. return -EINVAL;
  2290. if (oh->flags & HWMOD_NO_IDLEST)
  2291. return 0;
  2292. if (!_find_mpu_rt_port(oh))
  2293. return 0;
  2294. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2295. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2296. oh->prcm.omap2.idlest_reg_id,
  2297. oh->prcm.omap2.idlest_idle_bit);
  2298. }
  2299. /**
  2300. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2301. * @oh: struct omap_hwmod *
  2302. *
  2303. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2304. * does not have an IDLEST bit or if the module successfully leaves
  2305. * slave idle; otherwise, pass along the return value of the
  2306. * appropriate *_cm*_wait_module_ready() function.
  2307. */
  2308. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2309. {
  2310. if (!oh)
  2311. return -EINVAL;
  2312. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2313. return 0;
  2314. if (!_find_mpu_rt_port(oh))
  2315. return 0;
  2316. if (_omap4_clkctrl_managed_by_clkfwk(oh))
  2317. return 0;
  2318. if (!_omap4_has_clkctrl_clock(oh))
  2319. return 0;
  2320. /* XXX check module SIDLEMODE, hardreset status */
  2321. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2322. oh->clkdm->cm_inst,
  2323. oh->prcm.omap4.clkctrl_offs, 0);
  2324. }
  2325. /**
  2326. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2327. * @oh: struct omap_hwmod * to assert hardreset
  2328. * @ohri: hardreset line data
  2329. *
  2330. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2331. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2332. * use as an soc_ops function pointer. Passes along the return value
  2333. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2334. * for removal when the PRM code is moved into drivers/.
  2335. */
  2336. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2337. struct omap_hwmod_rst_info *ohri)
  2338. {
  2339. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2340. oh->prcm.omap2.module_offs, 0);
  2341. }
  2342. /**
  2343. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2344. * @oh: struct omap_hwmod * to deassert hardreset
  2345. * @ohri: hardreset line data
  2346. *
  2347. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2348. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2349. * use as an soc_ops function pointer. Passes along the return value
  2350. * from omap2_prm_deassert_hardreset(). XXX This function is
  2351. * scheduled for removal when the PRM code is moved into drivers/.
  2352. */
  2353. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2354. struct omap_hwmod_rst_info *ohri)
  2355. {
  2356. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2357. oh->prcm.omap2.module_offs, 0, 0);
  2358. }
  2359. /**
  2360. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2361. * @oh: struct omap_hwmod * to test hardreset
  2362. * @ohri: hardreset line data
  2363. *
  2364. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2365. * from the hwmod @oh and the hardreset line data @ohri. Only
  2366. * intended for use as an soc_ops function pointer. Passes along the
  2367. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2368. * function is scheduled for removal when the PRM code is moved into
  2369. * drivers/.
  2370. */
  2371. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2372. struct omap_hwmod_rst_info *ohri)
  2373. {
  2374. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2375. oh->prcm.omap2.module_offs, 0);
  2376. }
  2377. /**
  2378. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2379. * @oh: struct omap_hwmod * to assert hardreset
  2380. * @ohri: hardreset line data
  2381. *
  2382. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2383. * from the hwmod @oh and the hardreset line data @ohri. Only
  2384. * intended for use as an soc_ops function pointer. Passes along the
  2385. * return value from omap4_prminst_assert_hardreset(). XXX This
  2386. * function is scheduled for removal when the PRM code is moved into
  2387. * drivers/.
  2388. */
  2389. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2390. struct omap_hwmod_rst_info *ohri)
  2391. {
  2392. if (!oh->clkdm)
  2393. return -EINVAL;
  2394. return omap_prm_assert_hardreset(ohri->rst_shift,
  2395. oh->clkdm->pwrdm.ptr->prcm_partition,
  2396. oh->clkdm->pwrdm.ptr->prcm_offs,
  2397. oh->prcm.omap4.rstctrl_offs);
  2398. }
  2399. /**
  2400. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2401. * @oh: struct omap_hwmod * to deassert hardreset
  2402. * @ohri: hardreset line data
  2403. *
  2404. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2405. * from the hwmod @oh and the hardreset line data @ohri. Only
  2406. * intended for use as an soc_ops function pointer. Passes along the
  2407. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2408. * function is scheduled for removal when the PRM code is moved into
  2409. * drivers/.
  2410. */
  2411. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2412. struct omap_hwmod_rst_info *ohri)
  2413. {
  2414. if (!oh->clkdm)
  2415. return -EINVAL;
  2416. if (ohri->st_shift)
  2417. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2418. oh->name, ohri->name);
  2419. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
  2420. oh->clkdm->pwrdm.ptr->prcm_partition,
  2421. oh->clkdm->pwrdm.ptr->prcm_offs,
  2422. oh->prcm.omap4.rstctrl_offs,
  2423. oh->prcm.omap4.rstctrl_offs +
  2424. OMAP4_RST_CTRL_ST_OFFSET);
  2425. }
  2426. /**
  2427. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2428. * @oh: struct omap_hwmod * to test hardreset
  2429. * @ohri: hardreset line data
  2430. *
  2431. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2432. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2433. * Only intended for use as an soc_ops function pointer. Passes along
  2434. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2435. * This function is scheduled for removal when the PRM code is moved
  2436. * into drivers/.
  2437. */
  2438. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2439. struct omap_hwmod_rst_info *ohri)
  2440. {
  2441. if (!oh->clkdm)
  2442. return -EINVAL;
  2443. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2444. oh->clkdm->pwrdm.ptr->
  2445. prcm_partition,
  2446. oh->clkdm->pwrdm.ptr->prcm_offs,
  2447. oh->prcm.omap4.rstctrl_offs);
  2448. }
  2449. /**
  2450. * _omap4_disable_direct_prcm - disable direct PRCM control for hwmod
  2451. * @oh: struct omap_hwmod * to disable control for
  2452. *
  2453. * Disables direct PRCM clkctrl done by hwmod core. Instead, the hwmod
  2454. * will be using its main_clk to enable/disable the module. Returns
  2455. * 0 if successful.
  2456. */
  2457. static int _omap4_disable_direct_prcm(struct omap_hwmod *oh)
  2458. {
  2459. if (!oh)
  2460. return -EINVAL;
  2461. oh->prcm.omap4.flags |= HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK;
  2462. return 0;
  2463. }
  2464. /**
  2465. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2466. * @oh: struct omap_hwmod * to deassert hardreset
  2467. * @ohri: hardreset line data
  2468. *
  2469. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2470. * from the hwmod @oh and the hardreset line data @ohri. Only
  2471. * intended for use as an soc_ops function pointer. Passes along the
  2472. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2473. * function is scheduled for removal when the PRM code is moved into
  2474. * drivers/.
  2475. */
  2476. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2477. struct omap_hwmod_rst_info *ohri)
  2478. {
  2479. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
  2480. oh->clkdm->pwrdm.ptr->prcm_partition,
  2481. oh->clkdm->pwrdm.ptr->prcm_offs,
  2482. oh->prcm.omap4.rstctrl_offs,
  2483. oh->prcm.omap4.rstst_offs);
  2484. }
  2485. /* Public functions */
  2486. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2487. {
  2488. if (oh->flags & HWMOD_16BIT_REG)
  2489. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2490. else
  2491. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2492. }
  2493. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2494. {
  2495. if (oh->flags & HWMOD_16BIT_REG)
  2496. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2497. else
  2498. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2499. }
  2500. /**
  2501. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2502. * @oh: struct omap_hwmod *
  2503. *
  2504. * This is a public function exposed to drivers. Some drivers may need to do
  2505. * some settings before and after resetting the device. Those drivers after
  2506. * doing the necessary settings could use this function to start a reset by
  2507. * setting the SYSCONFIG.SOFTRESET bit.
  2508. */
  2509. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2510. {
  2511. u32 v;
  2512. int ret;
  2513. if (!oh || !(oh->_sysc_cache))
  2514. return -EINVAL;
  2515. v = oh->_sysc_cache;
  2516. ret = _set_softreset(oh, &v);
  2517. if (ret)
  2518. goto error;
  2519. _write_sysconfig(v, oh);
  2520. ret = _clear_softreset(oh, &v);
  2521. if (ret)
  2522. goto error;
  2523. _write_sysconfig(v, oh);
  2524. error:
  2525. return ret;
  2526. }
  2527. /**
  2528. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2529. * @name: name of the omap_hwmod to look up
  2530. *
  2531. * Given a @name of an omap_hwmod, return a pointer to the registered
  2532. * struct omap_hwmod *, or NULL upon error.
  2533. */
  2534. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2535. {
  2536. struct omap_hwmod *oh;
  2537. if (!name)
  2538. return NULL;
  2539. oh = _lookup(name);
  2540. return oh;
  2541. }
  2542. /**
  2543. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2544. * @fn: pointer to a callback function
  2545. * @data: void * data to pass to callback function
  2546. *
  2547. * Call @fn for each registered omap_hwmod, passing @data to each
  2548. * function. @fn must return 0 for success or any other value for
  2549. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2550. * will stop and the non-zero return value will be passed to the
  2551. * caller of omap_hwmod_for_each(). @fn is called with
  2552. * omap_hwmod_for_each() held.
  2553. */
  2554. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2555. void *data)
  2556. {
  2557. struct omap_hwmod *temp_oh;
  2558. int ret = 0;
  2559. if (!fn)
  2560. return -EINVAL;
  2561. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2562. ret = (*fn)(temp_oh, data);
  2563. if (ret)
  2564. break;
  2565. }
  2566. return ret;
  2567. }
  2568. /**
  2569. * omap_hwmod_register_links - register an array of hwmod links
  2570. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2571. *
  2572. * Intended to be called early in boot before the clock framework is
  2573. * initialized. If @ois is not null, will register all omap_hwmods
  2574. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2575. * omap_hwmod_init() hasn't been called before calling this function,
  2576. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2577. * success.
  2578. */
  2579. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2580. {
  2581. int r, i;
  2582. if (!inited)
  2583. return -EINVAL;
  2584. if (!ois)
  2585. return 0;
  2586. if (ois[0] == NULL) /* Empty list */
  2587. return 0;
  2588. i = 0;
  2589. do {
  2590. r = _register_link(ois[i]);
  2591. WARN(r && r != -EEXIST,
  2592. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2593. ois[i]->master->name, ois[i]->slave->name, r);
  2594. } while (ois[++i]);
  2595. return 0;
  2596. }
  2597. /**
  2598. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2599. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2600. *
  2601. * If the hwmod data corresponding to the MPU subsystem IP block
  2602. * hasn't been initialized and set up yet, do so now. This must be
  2603. * done first since sleep dependencies may be added from other hwmods
  2604. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2605. * return value.
  2606. */
  2607. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2608. {
  2609. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2610. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2611. __func__, MPU_INITIATOR_NAME);
  2612. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2613. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2614. }
  2615. /**
  2616. * omap_hwmod_setup_one - set up a single hwmod
  2617. * @oh_name: const char * name of the already-registered hwmod to set up
  2618. *
  2619. * Initialize and set up a single hwmod. Intended to be used for a
  2620. * small number of early devices, such as the timer IP blocks used for
  2621. * the scheduler clock. Must be called after omap2_clk_init().
  2622. * Resolves the struct clk names to struct clk pointers for each
  2623. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2624. * -EINVAL upon error or 0 upon success.
  2625. */
  2626. int __init omap_hwmod_setup_one(const char *oh_name)
  2627. {
  2628. struct omap_hwmod *oh;
  2629. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2630. oh = _lookup(oh_name);
  2631. if (!oh) {
  2632. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2633. return -EINVAL;
  2634. }
  2635. _ensure_mpu_hwmod_is_setup(oh);
  2636. _init(oh, NULL);
  2637. _setup(oh, NULL);
  2638. return 0;
  2639. }
  2640. static void omap_hwmod_check_one(struct device *dev,
  2641. const char *name, s8 v1, u8 v2)
  2642. {
  2643. if (v1 < 0)
  2644. return;
  2645. if (v1 != v2)
  2646. dev_warn(dev, "%s %d != %d\n", name, v1, v2);
  2647. }
  2648. /**
  2649. * omap_hwmod_check_sysc - check sysc against platform sysc
  2650. * @dev: struct device
  2651. * @data: module data
  2652. * @sysc_fields: new sysc configuration
  2653. */
  2654. static int omap_hwmod_check_sysc(struct device *dev,
  2655. const struct ti_sysc_module_data *data,
  2656. struct sysc_regbits *sysc_fields)
  2657. {
  2658. const struct sysc_regbits *regbits = data->cap->regbits;
  2659. omap_hwmod_check_one(dev, "dmadisable_shift",
  2660. regbits->dmadisable_shift,
  2661. sysc_fields->dmadisable_shift);
  2662. omap_hwmod_check_one(dev, "midle_shift",
  2663. regbits->midle_shift,
  2664. sysc_fields->midle_shift);
  2665. omap_hwmod_check_one(dev, "sidle_shift",
  2666. regbits->sidle_shift,
  2667. sysc_fields->sidle_shift);
  2668. omap_hwmod_check_one(dev, "clkact_shift",
  2669. regbits->clkact_shift,
  2670. sysc_fields->clkact_shift);
  2671. omap_hwmod_check_one(dev, "enwkup_shift",
  2672. regbits->enwkup_shift,
  2673. sysc_fields->enwkup_shift);
  2674. omap_hwmod_check_one(dev, "srst_shift",
  2675. regbits->srst_shift,
  2676. sysc_fields->srst_shift);
  2677. omap_hwmod_check_one(dev, "autoidle_shift",
  2678. regbits->autoidle_shift,
  2679. sysc_fields->autoidle_shift);
  2680. return 0;
  2681. }
  2682. /**
  2683. * omap_hwmod_init_regbits - init sysconfig specific register bits
  2684. * @dev: struct device
  2685. * @oh: module
  2686. * @data: module data
  2687. * @sysc_fields: new sysc configuration
  2688. */
  2689. static int omap_hwmod_init_regbits(struct device *dev, struct omap_hwmod *oh,
  2690. const struct ti_sysc_module_data *data,
  2691. struct sysc_regbits **sysc_fields)
  2692. {
  2693. switch (data->cap->type) {
  2694. case TI_SYSC_OMAP2:
  2695. case TI_SYSC_OMAP2_TIMER:
  2696. *sysc_fields = &omap_hwmod_sysc_type1;
  2697. break;
  2698. case TI_SYSC_OMAP3_SHAM:
  2699. *sysc_fields = &omap3_sham_sysc_fields;
  2700. break;
  2701. case TI_SYSC_OMAP3_AES:
  2702. *sysc_fields = &omap3xxx_aes_sysc_fields;
  2703. break;
  2704. case TI_SYSC_OMAP4:
  2705. case TI_SYSC_OMAP4_TIMER:
  2706. *sysc_fields = &omap_hwmod_sysc_type2;
  2707. break;
  2708. case TI_SYSC_OMAP4_SIMPLE:
  2709. *sysc_fields = &omap_hwmod_sysc_type3;
  2710. break;
  2711. case TI_SYSC_OMAP34XX_SR:
  2712. *sysc_fields = &omap34xx_sr_sysc_fields;
  2713. break;
  2714. case TI_SYSC_OMAP36XX_SR:
  2715. *sysc_fields = &omap36xx_sr_sysc_fields;
  2716. break;
  2717. case TI_SYSC_OMAP4_SR:
  2718. *sysc_fields = &omap36xx_sr_sysc_fields;
  2719. break;
  2720. case TI_SYSC_OMAP4_MCASP:
  2721. *sysc_fields = &omap_hwmod_sysc_type_mcasp;
  2722. break;
  2723. case TI_SYSC_OMAP4_USB_HOST_FS:
  2724. *sysc_fields = &omap_hwmod_sysc_type_usb_host_fs;
  2725. break;
  2726. default:
  2727. *sysc_fields = NULL;
  2728. if (!oh->class->sysc->sysc_fields)
  2729. return 0;
  2730. dev_err(dev, "sysc_fields not found\n");
  2731. return -EINVAL;
  2732. }
  2733. return omap_hwmod_check_sysc(dev, data, *sysc_fields);
  2734. }
  2735. /**
  2736. * omap_hwmod_init_reg_offs - initialize sysconfig register offsets
  2737. * @dev: struct device
  2738. * @data: module data
  2739. * @rev_offs: revision register offset
  2740. * @sysc_offs: sysc register offset
  2741. * @syss_offs: syss register offset
  2742. */
  2743. static int omap_hwmod_init_reg_offs(struct device *dev,
  2744. const struct ti_sysc_module_data *data,
  2745. s32 *rev_offs, s32 *sysc_offs,
  2746. s32 *syss_offs)
  2747. {
  2748. *rev_offs = -ENODEV;
  2749. *sysc_offs = 0;
  2750. *syss_offs = 0;
  2751. if (data->offsets[SYSC_REVISION] >= 0)
  2752. *rev_offs = data->offsets[SYSC_REVISION];
  2753. if (data->offsets[SYSC_SYSCONFIG] >= 0)
  2754. *sysc_offs = data->offsets[SYSC_SYSCONFIG];
  2755. if (data->offsets[SYSC_SYSSTATUS] >= 0)
  2756. *syss_offs = data->offsets[SYSC_SYSSTATUS];
  2757. return 0;
  2758. }
  2759. /**
  2760. * omap_hwmod_init_sysc_flags - initialize sysconfig features
  2761. * @dev: struct device
  2762. * @data: module data
  2763. * @sysc_flags: module configuration
  2764. */
  2765. static int omap_hwmod_init_sysc_flags(struct device *dev,
  2766. const struct ti_sysc_module_data *data,
  2767. u32 *sysc_flags)
  2768. {
  2769. *sysc_flags = 0;
  2770. switch (data->cap->type) {
  2771. case TI_SYSC_OMAP2:
  2772. case TI_SYSC_OMAP2_TIMER:
  2773. /* See SYSC_OMAP2_* in include/dt-bindings/bus/ti-sysc.h */
  2774. if (data->cfg->sysc_val & SYSC_OMAP2_CLOCKACTIVITY)
  2775. *sysc_flags |= SYSC_HAS_CLOCKACTIVITY;
  2776. if (data->cfg->sysc_val & SYSC_OMAP2_EMUFREE)
  2777. *sysc_flags |= SYSC_HAS_EMUFREE;
  2778. if (data->cfg->sysc_val & SYSC_OMAP2_ENAWAKEUP)
  2779. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2780. if (data->cfg->sysc_val & SYSC_OMAP2_SOFTRESET)
  2781. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2782. if (data->cfg->sysc_val & SYSC_OMAP2_AUTOIDLE)
  2783. *sysc_flags |= SYSC_HAS_AUTOIDLE;
  2784. break;
  2785. case TI_SYSC_OMAP4:
  2786. case TI_SYSC_OMAP4_TIMER:
  2787. /* See SYSC_OMAP4_* in include/dt-bindings/bus/ti-sysc.h */
  2788. if (data->cfg->sysc_val & SYSC_OMAP4_DMADISABLE)
  2789. *sysc_flags |= SYSC_HAS_DMADISABLE;
  2790. if (data->cfg->sysc_val & SYSC_OMAP4_FREEEMU)
  2791. *sysc_flags |= SYSC_HAS_EMUFREE;
  2792. if (data->cfg->sysc_val & SYSC_OMAP4_SOFTRESET)
  2793. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2794. break;
  2795. case TI_SYSC_OMAP34XX_SR:
  2796. case TI_SYSC_OMAP36XX_SR:
  2797. /* See SYSC_OMAP3_SR_* in include/dt-bindings/bus/ti-sysc.h */
  2798. if (data->cfg->sysc_val & SYSC_OMAP3_SR_ENAWAKEUP)
  2799. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2800. break;
  2801. default:
  2802. if (data->cap->regbits->emufree_shift >= 0)
  2803. *sysc_flags |= SYSC_HAS_EMUFREE;
  2804. if (data->cap->regbits->enwkup_shift >= 0)
  2805. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2806. if (data->cap->regbits->srst_shift >= 0)
  2807. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2808. if (data->cap->regbits->autoidle_shift >= 0)
  2809. *sysc_flags |= SYSC_HAS_AUTOIDLE;
  2810. break;
  2811. }
  2812. if (data->cap->regbits->midle_shift >= 0 &&
  2813. data->cfg->midlemodes)
  2814. *sysc_flags |= SYSC_HAS_MIDLEMODE;
  2815. if (data->cap->regbits->sidle_shift >= 0 &&
  2816. data->cfg->sidlemodes)
  2817. *sysc_flags |= SYSC_HAS_SIDLEMODE;
  2818. if (data->cfg->quirks & SYSC_QUIRK_UNCACHED)
  2819. *sysc_flags |= SYSC_NO_CACHE;
  2820. if (data->cfg->quirks & SYSC_QUIRK_RESET_STATUS)
  2821. *sysc_flags |= SYSC_HAS_RESET_STATUS;
  2822. if (data->cfg->syss_mask & 1)
  2823. *sysc_flags |= SYSS_HAS_RESET_STATUS;
  2824. return 0;
  2825. }
  2826. /**
  2827. * omap_hwmod_init_idlemodes - initialize module idle modes
  2828. * @dev: struct device
  2829. * @data: module data
  2830. * @idlemodes: module supported idle modes
  2831. */
  2832. static int omap_hwmod_init_idlemodes(struct device *dev,
  2833. const struct ti_sysc_module_data *data,
  2834. u32 *idlemodes)
  2835. {
  2836. *idlemodes = 0;
  2837. if (data->cfg->midlemodes & BIT(SYSC_IDLE_FORCE))
  2838. *idlemodes |= MSTANDBY_FORCE;
  2839. if (data->cfg->midlemodes & BIT(SYSC_IDLE_NO))
  2840. *idlemodes |= MSTANDBY_NO;
  2841. if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART))
  2842. *idlemodes |= MSTANDBY_SMART;
  2843. if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART_WKUP))
  2844. *idlemodes |= MSTANDBY_SMART_WKUP;
  2845. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_FORCE))
  2846. *idlemodes |= SIDLE_FORCE;
  2847. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_NO))
  2848. *idlemodes |= SIDLE_NO;
  2849. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART))
  2850. *idlemodes |= SIDLE_SMART;
  2851. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART_WKUP))
  2852. *idlemodes |= SIDLE_SMART_WKUP;
  2853. return 0;
  2854. }
  2855. /**
  2856. * omap_hwmod_check_module - check new module against platform data
  2857. * @dev: struct device
  2858. * @oh: module
  2859. * @data: new module data
  2860. * @sysc_fields: sysc register bits
  2861. * @rev_offs: revision register offset
  2862. * @sysc_offs: sysconfig register offset
  2863. * @syss_offs: sysstatus register offset
  2864. * @sysc_flags: sysc specific flags
  2865. * @idlemodes: sysc supported idlemodes
  2866. */
  2867. static int omap_hwmod_check_module(struct device *dev,
  2868. struct omap_hwmod *oh,
  2869. const struct ti_sysc_module_data *data,
  2870. struct sysc_regbits *sysc_fields,
  2871. s32 rev_offs, s32 sysc_offs,
  2872. s32 syss_offs, u32 sysc_flags,
  2873. u32 idlemodes)
  2874. {
  2875. if (!oh->class->sysc)
  2876. return -ENODEV;
  2877. if (oh->class->sysc->sysc_fields &&
  2878. sysc_fields != oh->class->sysc->sysc_fields)
  2879. dev_warn(dev, "sysc_fields mismatch\n");
  2880. if (rev_offs != oh->class->sysc->rev_offs)
  2881. dev_warn(dev, "rev_offs %08x != %08x\n", rev_offs,
  2882. oh->class->sysc->rev_offs);
  2883. if (sysc_offs != oh->class->sysc->sysc_offs)
  2884. dev_warn(dev, "sysc_offs %08x != %08x\n", sysc_offs,
  2885. oh->class->sysc->sysc_offs);
  2886. if (syss_offs != oh->class->sysc->syss_offs)
  2887. dev_warn(dev, "syss_offs %08x != %08x\n", syss_offs,
  2888. oh->class->sysc->syss_offs);
  2889. if (sysc_flags != oh->class->sysc->sysc_flags)
  2890. dev_warn(dev, "sysc_flags %08x != %08x\n", sysc_flags,
  2891. oh->class->sysc->sysc_flags);
  2892. if (idlemodes != oh->class->sysc->idlemodes)
  2893. dev_warn(dev, "idlemodes %08x != %08x\n", idlemodes,
  2894. oh->class->sysc->idlemodes);
  2895. if (data->cfg->srst_udelay != oh->class->sysc->srst_udelay)
  2896. dev_warn(dev, "srst_udelay %i != %i\n",
  2897. data->cfg->srst_udelay,
  2898. oh->class->sysc->srst_udelay);
  2899. return 0;
  2900. }
  2901. /**
  2902. * omap_hwmod_allocate_module - allocate new module
  2903. * @dev: struct device
  2904. * @oh: module
  2905. * @sysc_fields: sysc register bits
  2906. * @clockdomain: clockdomain
  2907. * @rev_offs: revision register offset
  2908. * @sysc_offs: sysconfig register offset
  2909. * @syss_offs: sysstatus register offset
  2910. * @sysc_flags: sysc specific flags
  2911. * @idlemodes: sysc supported idlemodes
  2912. *
  2913. * Note that the allocations here cannot use devm as ti-sysc can rebind.
  2914. */
  2915. static int omap_hwmod_allocate_module(struct device *dev, struct omap_hwmod *oh,
  2916. const struct ti_sysc_module_data *data,
  2917. struct sysc_regbits *sysc_fields,
  2918. struct clockdomain *clkdm,
  2919. s32 rev_offs, s32 sysc_offs,
  2920. s32 syss_offs, u32 sysc_flags,
  2921. u32 idlemodes)
  2922. {
  2923. struct omap_hwmod_class_sysconfig *sysc;
  2924. struct omap_hwmod_class *class = NULL;
  2925. struct omap_hwmod_ocp_if *oi = NULL;
  2926. void __iomem *regs = NULL;
  2927. unsigned long flags;
  2928. sysc = kzalloc(sizeof(*sysc), GFP_KERNEL);
  2929. if (!sysc)
  2930. return -ENOMEM;
  2931. sysc->sysc_fields = sysc_fields;
  2932. sysc->rev_offs = rev_offs;
  2933. sysc->sysc_offs = sysc_offs;
  2934. sysc->syss_offs = syss_offs;
  2935. sysc->sysc_flags = sysc_flags;
  2936. sysc->idlemodes = idlemodes;
  2937. sysc->srst_udelay = data->cfg->srst_udelay;
  2938. if (!oh->_mpu_rt_va) {
  2939. regs = ioremap(data->module_pa,
  2940. data->module_size);
  2941. if (!regs)
  2942. goto out_free_sysc;
  2943. }
  2944. /*
  2945. * We may need a new oh->class as the other devices in the same class
  2946. * may not yet have ioremapped their registers.
  2947. */
  2948. if (oh->class->name && strcmp(oh->class->name, data->name)) {
  2949. class = kmemdup(oh->class, sizeof(*oh->class), GFP_KERNEL);
  2950. if (!class)
  2951. goto out_unmap;
  2952. }
  2953. if (list_empty(&oh->slave_ports)) {
  2954. oi = kcalloc(1, sizeof(*oi), GFP_KERNEL);
  2955. if (!oi)
  2956. goto out_free_class;
  2957. /*
  2958. * Note that we assume interconnect interface clocks will be
  2959. * managed by the interconnect driver for OCPIF_SWSUP_IDLE case
  2960. * on omap24xx and omap3.
  2961. */
  2962. oi->slave = oh;
  2963. oi->user = OCP_USER_MPU | OCP_USER_SDMA;
  2964. }
  2965. spin_lock_irqsave(&oh->_lock, flags);
  2966. if (regs)
  2967. oh->_mpu_rt_va = regs;
  2968. if (class)
  2969. oh->class = class;
  2970. oh->class->sysc = sysc;
  2971. if (oi)
  2972. _add_link(oi);
  2973. if (clkdm)
  2974. oh->clkdm = clkdm;
  2975. oh->_state = _HWMOD_STATE_INITIALIZED;
  2976. oh->_postsetup_state = _HWMOD_STATE_DEFAULT;
  2977. _setup(oh, NULL);
  2978. spin_unlock_irqrestore(&oh->_lock, flags);
  2979. return 0;
  2980. out_free_class:
  2981. kfree(class);
  2982. out_unmap:
  2983. iounmap(regs);
  2984. out_free_sysc:
  2985. kfree(sysc);
  2986. return -ENOMEM;
  2987. }
  2988. static const struct omap_hwmod_reset omap24xx_reset_quirks[] = {
  2989. { .match = "msdi", .len = 4, .reset = omap_msdi_reset, },
  2990. };
  2991. static const struct omap_hwmod_reset omap_reset_quirks[] = {
  2992. { .match = "dss_core", .len = 8, .reset = omap_dss_reset, },
  2993. { .match = "hdq1w", .len = 5, .reset = omap_hdq1w_reset, },
  2994. { .match = "i2c", .len = 3, .reset = omap_i2c_reset, },
  2995. { .match = "wd_timer", .len = 8, .reset = omap2_wd_timer_reset, },
  2996. };
  2997. static void
  2998. omap_hwmod_init_reset_quirk(struct device *dev, struct omap_hwmod *oh,
  2999. const struct ti_sysc_module_data *data,
  3000. const struct omap_hwmod_reset *quirks,
  3001. int quirks_sz)
  3002. {
  3003. const struct omap_hwmod_reset *quirk;
  3004. int i;
  3005. for (i = 0; i < quirks_sz; i++) {
  3006. quirk = &quirks[i];
  3007. if (!strncmp(data->name, quirk->match, quirk->len)) {
  3008. oh->class->reset = quirk->reset;
  3009. return;
  3010. }
  3011. }
  3012. }
  3013. static void
  3014. omap_hwmod_init_reset_quirks(struct device *dev, struct omap_hwmod *oh,
  3015. const struct ti_sysc_module_data *data)
  3016. {
  3017. if (soc_is_omap24xx())
  3018. omap_hwmod_init_reset_quirk(dev, oh, data,
  3019. omap24xx_reset_quirks,
  3020. ARRAY_SIZE(omap24xx_reset_quirks));
  3021. omap_hwmod_init_reset_quirk(dev, oh, data, omap_reset_quirks,
  3022. ARRAY_SIZE(omap_reset_quirks));
  3023. }
  3024. /**
  3025. * omap_hwmod_init_module - initialize new module
  3026. * @dev: struct device
  3027. * @data: module data
  3028. * @cookie: cookie for the caller to use for later calls
  3029. */
  3030. int omap_hwmod_init_module(struct device *dev,
  3031. const struct ti_sysc_module_data *data,
  3032. struct ti_sysc_cookie *cookie)
  3033. {
  3034. struct omap_hwmod *oh;
  3035. struct sysc_regbits *sysc_fields;
  3036. s32 rev_offs, sysc_offs, syss_offs;
  3037. u32 sysc_flags, idlemodes;
  3038. int error;
  3039. if (!dev || !data || !data->name || !cookie)
  3040. return -EINVAL;
  3041. oh = _lookup(data->name);
  3042. if (!oh) {
  3043. oh = kzalloc(sizeof(*oh), GFP_KERNEL);
  3044. if (!oh)
  3045. return -ENOMEM;
  3046. oh->name = data->name;
  3047. oh->_state = _HWMOD_STATE_UNKNOWN;
  3048. lockdep_register_key(&oh->hwmod_key);
  3049. /* Unused, can be handled by PRM driver handling resets */
  3050. oh->prcm.omap4.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT;
  3051. oh->class = kzalloc(sizeof(*oh->class), GFP_KERNEL);
  3052. if (!oh->class) {
  3053. kfree(oh);
  3054. return -ENOMEM;
  3055. }
  3056. omap_hwmod_init_reset_quirks(dev, oh, data);
  3057. oh->class->name = data->name;
  3058. mutex_lock(&list_lock);
  3059. error = _register(oh);
  3060. mutex_unlock(&list_lock);
  3061. }
  3062. cookie->data = oh;
  3063. error = omap_hwmod_init_regbits(dev, oh, data, &sysc_fields);
  3064. if (error)
  3065. return error;
  3066. error = omap_hwmod_init_reg_offs(dev, data, &rev_offs,
  3067. &sysc_offs, &syss_offs);
  3068. if (error)
  3069. return error;
  3070. error = omap_hwmod_init_sysc_flags(dev, data, &sysc_flags);
  3071. if (error)
  3072. return error;
  3073. error = omap_hwmod_init_idlemodes(dev, data, &idlemodes);
  3074. if (error)
  3075. return error;
  3076. if (data->cfg->quirks & SYSC_QUIRK_NO_IDLE)
  3077. oh->flags |= HWMOD_NO_IDLE;
  3078. if (data->cfg->quirks & SYSC_QUIRK_NO_IDLE_ON_INIT)
  3079. oh->flags |= HWMOD_INIT_NO_IDLE;
  3080. if (data->cfg->quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
  3081. oh->flags |= HWMOD_INIT_NO_RESET;
  3082. if (data->cfg->quirks & SYSC_QUIRK_USE_CLOCKACT)
  3083. oh->flags |= HWMOD_SET_DEFAULT_CLOCKACT;
  3084. if (data->cfg->quirks & SYSC_QUIRK_SWSUP_SIDLE)
  3085. oh->flags |= HWMOD_SWSUP_SIDLE;
  3086. if (data->cfg->quirks & SYSC_QUIRK_SWSUP_SIDLE_ACT)
  3087. oh->flags |= HWMOD_SWSUP_SIDLE_ACT;
  3088. if (data->cfg->quirks & SYSC_QUIRK_SWSUP_MSTANDBY)
  3089. oh->flags |= HWMOD_SWSUP_MSTANDBY;
  3090. if (data->cfg->quirks & SYSC_QUIRK_CLKDM_NOAUTO)
  3091. oh->flags |= HWMOD_CLKDM_NOAUTO;
  3092. error = omap_hwmod_check_module(dev, oh, data, sysc_fields,
  3093. rev_offs, sysc_offs, syss_offs,
  3094. sysc_flags, idlemodes);
  3095. if (!error)
  3096. return error;
  3097. return omap_hwmod_allocate_module(dev, oh, data, sysc_fields,
  3098. cookie->clkdm, rev_offs,
  3099. sysc_offs, syss_offs,
  3100. sysc_flags, idlemodes);
  3101. }
  3102. /**
  3103. * omap_hwmod_setup_earlycon_flags - set up flags for early console
  3104. *
  3105. * Enable DEBUG_OMAPUART_FLAGS for uart hwmod that is being used as
  3106. * early concole so that hwmod core doesn't reset and keep it in idle
  3107. * that specific uart.
  3108. */
  3109. #ifdef CONFIG_SERIAL_EARLYCON
  3110. static void __init omap_hwmod_setup_earlycon_flags(void)
  3111. {
  3112. struct device_node *np;
  3113. struct omap_hwmod *oh;
  3114. const char *uart;
  3115. np = of_find_node_by_path("/chosen");
  3116. if (np) {
  3117. uart = of_get_property(np, "stdout-path", NULL);
  3118. if (uart) {
  3119. np = of_find_node_by_path(uart);
  3120. if (np) {
  3121. uart = of_get_property(np, "ti,hwmods", NULL);
  3122. oh = omap_hwmod_lookup(uart);
  3123. if (!oh) {
  3124. uart = of_get_property(np->parent,
  3125. "ti,hwmods",
  3126. NULL);
  3127. oh = omap_hwmod_lookup(uart);
  3128. }
  3129. if (oh)
  3130. oh->flags |= DEBUG_OMAPUART_FLAGS;
  3131. }
  3132. }
  3133. }
  3134. }
  3135. #endif
  3136. /**
  3137. * omap_hwmod_setup_all - set up all registered IP blocks
  3138. *
  3139. * Initialize and set up all IP blocks registered with the hwmod code.
  3140. * Must be called after omap2_clk_init(). Resolves the struct clk
  3141. * names to struct clk pointers for each registered omap_hwmod. Also
  3142. * calls _setup() on each hwmod. Returns 0 upon success.
  3143. */
  3144. static int __init omap_hwmod_setup_all(void)
  3145. {
  3146. if (!inited)
  3147. return 0;
  3148. _ensure_mpu_hwmod_is_setup(NULL);
  3149. omap_hwmod_for_each(_init, NULL);
  3150. #ifdef CONFIG_SERIAL_EARLYCON
  3151. omap_hwmod_setup_earlycon_flags();
  3152. #endif
  3153. omap_hwmod_for_each(_setup, NULL);
  3154. return 0;
  3155. }
  3156. omap_postcore_initcall(omap_hwmod_setup_all);
  3157. /**
  3158. * omap_hwmod_enable - enable an omap_hwmod
  3159. * @oh: struct omap_hwmod *
  3160. *
  3161. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  3162. * Returns -EINVAL on error or passes along the return value from _enable().
  3163. */
  3164. int omap_hwmod_enable(struct omap_hwmod *oh)
  3165. {
  3166. int r;
  3167. unsigned long flags;
  3168. if (!oh)
  3169. return -EINVAL;
  3170. spin_lock_irqsave(&oh->_lock, flags);
  3171. r = _enable(oh);
  3172. spin_unlock_irqrestore(&oh->_lock, flags);
  3173. return r;
  3174. }
  3175. /**
  3176. * omap_hwmod_idle - idle an omap_hwmod
  3177. * @oh: struct omap_hwmod *
  3178. *
  3179. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  3180. * Returns -EINVAL on error or passes along the return value from _idle().
  3181. */
  3182. int omap_hwmod_idle(struct omap_hwmod *oh)
  3183. {
  3184. int r;
  3185. unsigned long flags;
  3186. if (!oh)
  3187. return -EINVAL;
  3188. spin_lock_irqsave(&oh->_lock, flags);
  3189. r = _idle(oh);
  3190. spin_unlock_irqrestore(&oh->_lock, flags);
  3191. return r;
  3192. }
  3193. /**
  3194. * omap_hwmod_shutdown - shutdown an omap_hwmod
  3195. * @oh: struct omap_hwmod *
  3196. *
  3197. * Shutdown an omap_hwmod @oh. Intended to be called by
  3198. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  3199. * the return value from _shutdown().
  3200. */
  3201. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  3202. {
  3203. int r;
  3204. unsigned long flags;
  3205. if (!oh)
  3206. return -EINVAL;
  3207. spin_lock_irqsave(&oh->_lock, flags);
  3208. r = _shutdown(oh);
  3209. spin_unlock_irqrestore(&oh->_lock, flags);
  3210. return r;
  3211. }
  3212. /*
  3213. * IP block data retrieval functions
  3214. */
  3215. /**
  3216. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3217. * @oh: struct omap_hwmod *
  3218. *
  3219. * Return the powerdomain pointer associated with the OMAP module
  3220. * @oh's main clock. If @oh does not have a main clk, return the
  3221. * powerdomain associated with the interface clock associated with the
  3222. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3223. * instead?) Returns NULL on error, or a struct powerdomain * on
  3224. * success.
  3225. */
  3226. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3227. {
  3228. struct clk *c;
  3229. struct omap_hwmod_ocp_if *oi;
  3230. struct clockdomain *clkdm;
  3231. struct clk_hw_omap *clk;
  3232. struct clk_hw *hw;
  3233. if (!oh)
  3234. return NULL;
  3235. if (oh->clkdm)
  3236. return oh->clkdm->pwrdm.ptr;
  3237. if (oh->_clk) {
  3238. c = oh->_clk;
  3239. } else {
  3240. oi = _find_mpu_rt_port(oh);
  3241. if (!oi)
  3242. return NULL;
  3243. c = oi->_clk;
  3244. }
  3245. hw = __clk_get_hw(c);
  3246. if (!hw)
  3247. return NULL;
  3248. clk = to_clk_hw_omap(hw);
  3249. if (!clk)
  3250. return NULL;
  3251. clkdm = clk->clkdm;
  3252. if (!clkdm)
  3253. return NULL;
  3254. return clkdm->pwrdm.ptr;
  3255. }
  3256. /**
  3257. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3258. * @oh: struct omap_hwmod *
  3259. *
  3260. * Returns the virtual address corresponding to the beginning of the
  3261. * module's register target, in the address range that is intended to
  3262. * be used by the MPU. Returns the virtual address upon success or NULL
  3263. * upon error.
  3264. */
  3265. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3266. {
  3267. if (!oh)
  3268. return NULL;
  3269. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3270. return NULL;
  3271. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3272. return NULL;
  3273. return oh->_mpu_rt_va;
  3274. }
  3275. /*
  3276. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3277. * for context save/restore operations?
  3278. */
  3279. /**
  3280. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3281. * contained in the hwmod module.
  3282. * @oh: struct omap_hwmod *
  3283. * @name: name of the reset line to lookup and assert
  3284. *
  3285. * Some IP like dsp, ipu or iva contain processor that require
  3286. * an HW reset line to be assert / deassert in order to enable fully
  3287. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3288. * yet supported on this OMAP; otherwise, passes along the return value
  3289. * from _assert_hardreset().
  3290. */
  3291. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3292. {
  3293. int ret;
  3294. unsigned long flags;
  3295. if (!oh)
  3296. return -EINVAL;
  3297. spin_lock_irqsave(&oh->_lock, flags);
  3298. ret = _assert_hardreset(oh, name);
  3299. spin_unlock_irqrestore(&oh->_lock, flags);
  3300. return ret;
  3301. }
  3302. /**
  3303. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3304. * contained in the hwmod module.
  3305. * @oh: struct omap_hwmod *
  3306. * @name: name of the reset line to look up and deassert
  3307. *
  3308. * Some IP like dsp, ipu or iva contain processor that require
  3309. * an HW reset line to be assert / deassert in order to enable fully
  3310. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3311. * yet supported on this OMAP; otherwise, passes along the return value
  3312. * from _deassert_hardreset().
  3313. */
  3314. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3315. {
  3316. int ret;
  3317. unsigned long flags;
  3318. if (!oh)
  3319. return -EINVAL;
  3320. spin_lock_irqsave(&oh->_lock, flags);
  3321. ret = _deassert_hardreset(oh, name);
  3322. spin_unlock_irqrestore(&oh->_lock, flags);
  3323. return ret;
  3324. }
  3325. /**
  3326. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3327. * @classname: struct omap_hwmod_class name to search for
  3328. * @fn: callback function pointer to call for each hwmod in class @classname
  3329. * @user: arbitrary context data to pass to the callback function
  3330. *
  3331. * For each omap_hwmod of class @classname, call @fn.
  3332. * If the callback function returns something other than
  3333. * zero, the iterator is terminated, and the callback function's return
  3334. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3335. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3336. */
  3337. int omap_hwmod_for_each_by_class(const char *classname,
  3338. int (*fn)(struct omap_hwmod *oh,
  3339. void *user),
  3340. void *user)
  3341. {
  3342. struct omap_hwmod *temp_oh;
  3343. int ret = 0;
  3344. if (!classname || !fn)
  3345. return -EINVAL;
  3346. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3347. __func__, classname);
  3348. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3349. if (!strcmp(temp_oh->class->name, classname)) {
  3350. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3351. __func__, temp_oh->name);
  3352. ret = (*fn)(temp_oh, user);
  3353. if (ret)
  3354. break;
  3355. }
  3356. }
  3357. if (ret)
  3358. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3359. __func__, ret);
  3360. return ret;
  3361. }
  3362. /**
  3363. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3364. * @oh: struct omap_hwmod *
  3365. * @state: state that _setup() should leave the hwmod in
  3366. *
  3367. * Sets the hwmod state that @oh will enter at the end of _setup()
  3368. * (called by omap_hwmod_setup_*()). See also the documentation
  3369. * for _setup_postsetup(), above. Returns 0 upon success or
  3370. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3371. * in the wrong state.
  3372. */
  3373. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3374. {
  3375. int ret;
  3376. unsigned long flags;
  3377. if (!oh)
  3378. return -EINVAL;
  3379. if (state != _HWMOD_STATE_DISABLED &&
  3380. state != _HWMOD_STATE_ENABLED &&
  3381. state != _HWMOD_STATE_IDLE)
  3382. return -EINVAL;
  3383. spin_lock_irqsave(&oh->_lock, flags);
  3384. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3385. ret = -EINVAL;
  3386. goto ohsps_unlock;
  3387. }
  3388. oh->_postsetup_state = state;
  3389. ret = 0;
  3390. ohsps_unlock:
  3391. spin_unlock_irqrestore(&oh->_lock, flags);
  3392. return ret;
  3393. }
  3394. /**
  3395. * omap_hwmod_get_context_loss_count - get lost context count
  3396. * @oh: struct omap_hwmod *
  3397. *
  3398. * Returns the context loss count of associated @oh
  3399. * upon success, or zero if no context loss data is available.
  3400. *
  3401. * On OMAP4, this queries the per-hwmod context loss register,
  3402. * assuming one exists. If not, or on OMAP2/3, this queries the
  3403. * enclosing powerdomain context loss count.
  3404. */
  3405. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3406. {
  3407. struct powerdomain *pwrdm;
  3408. int ret = 0;
  3409. if (soc_ops.get_context_lost)
  3410. return soc_ops.get_context_lost(oh);
  3411. pwrdm = omap_hwmod_get_pwrdm(oh);
  3412. if (pwrdm)
  3413. ret = pwrdm_get_context_loss_count(pwrdm);
  3414. return ret;
  3415. }
  3416. /**
  3417. * omap_hwmod_init - initialize the hwmod code
  3418. *
  3419. * Sets up some function pointers needed by the hwmod code to operate on the
  3420. * currently-booted SoC. Intended to be called once during kernel init
  3421. * before any hwmods are registered. No return value.
  3422. */
  3423. void __init omap_hwmod_init(void)
  3424. {
  3425. if (cpu_is_omap24xx()) {
  3426. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3427. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3428. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3429. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3430. } else if (cpu_is_omap34xx()) {
  3431. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3432. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3433. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3434. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3435. soc_ops.init_clkdm = _init_clkdm;
  3436. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3437. soc_ops.enable_module = _omap4_enable_module;
  3438. soc_ops.disable_module = _omap4_disable_module;
  3439. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3440. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3441. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3442. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3443. soc_ops.init_clkdm = _init_clkdm;
  3444. soc_ops.update_context_lost = _omap4_update_context_lost;
  3445. soc_ops.get_context_lost = _omap4_get_context_lost;
  3446. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3447. soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
  3448. } else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() ||
  3449. soc_is_am43xx()) {
  3450. soc_ops.enable_module = _omap4_enable_module;
  3451. soc_ops.disable_module = _omap4_disable_module;
  3452. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3453. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3454. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3455. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3456. soc_ops.init_clkdm = _init_clkdm;
  3457. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3458. soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
  3459. } else {
  3460. WARN(1, "omap_hwmod: unknown SoC type\n");
  3461. }
  3462. _init_clkctrl_providers();
  3463. inited = true;
  3464. }
  3465. /**
  3466. * omap_hwmod_get_main_clk - get pointer to main clock name
  3467. * @oh: struct omap_hwmod *
  3468. *
  3469. * Returns the main clock name assocated with @oh upon success,
  3470. * or NULL if @oh is NULL.
  3471. */
  3472. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3473. {
  3474. if (!oh)
  3475. return NULL;
  3476. return oh->main_clk;
  3477. }