omap-secure.h 2.9 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * omap-secure.h: OMAP Secure infrastructure header.
  4. *
  5. * Copyright (C) 2011 Texas Instruments, Inc.
  6. * Santosh Shilimkar <[email protected]>
  7. * Copyright (C) 2012 Ivaylo Dimitrov <[email protected]>
  8. * Copyright (C) 2013 Pali Rohár <[email protected]>
  9. */
  10. #ifndef OMAP_ARCH_OMAP_SECURE_H
  11. #define OMAP_ARCH_OMAP_SECURE_H
  12. #include <linux/types.h>
  13. /* Monitor error code */
  14. #define API_HAL_RET_VALUE_NS2S_CONVERSION_ERROR 0xFFFFFFFE
  15. #define API_HAL_RET_VALUE_SERVICE_UNKNWON 0xFFFFFFFF
  16. /* HAL API error codes */
  17. #define API_HAL_RET_VALUE_OK 0x00
  18. #define API_HAL_RET_VALUE_FAIL 0x01
  19. /* Secure HAL API flags */
  20. #define FLAG_START_CRITICAL 0x4
  21. #define FLAG_IRQFIQ_MASK 0x3
  22. #define FLAG_IRQ_ENABLE 0x2
  23. #define FLAG_FIQ_ENABLE 0x1
  24. #define NO_FLAG 0x0
  25. /* Maximum Secure memory storage size */
  26. #define OMAP_SECURE_RAM_STORAGE (88 * SZ_1K)
  27. #define OMAP3_SAVE_SECURE_RAM_SZ 0x803F
  28. /* Secure low power HAL API index */
  29. #define OMAP4_HAL_SAVESECURERAM_INDEX 0x1a
  30. #define OMAP4_HAL_SAVEHW_INDEX 0x1b
  31. #define OMAP4_HAL_SAVEALL_INDEX 0x1c
  32. #define OMAP4_HAL_SAVEGIC_INDEX 0x1d
  33. /* Secure Monitor mode APIs */
  34. #define OMAP4_MON_SCU_PWR_INDEX 0x108
  35. #define OMAP4_MON_L2X0_DBG_CTRL_INDEX 0x100
  36. #define OMAP4_MON_L2X0_CTRL_INDEX 0x102
  37. #define OMAP4_MON_L2X0_AUXCTRL_INDEX 0x109
  38. #define OMAP4_MON_L2X0_PREFETCH_INDEX 0x113
  39. #define OMAP5_DRA7_MON_SET_CNTFRQ_INDEX 0x109
  40. #define OMAP5_MON_AMBA_IF_INDEX 0x108
  41. #define OMAP5_DRA7_MON_SET_ACR_INDEX 0x107
  42. /* Secure PPA(Primary Protected Application) APIs */
  43. #define OMAP4_PPA_SERVICE_0 0x21
  44. #define OMAP4_PPA_L2_POR_INDEX 0x23
  45. #define OMAP4_PPA_CPU_ACTRL_SMP_INDEX 0x25
  46. #define AM43xx_PPA_SVC_PM_SUSPEND 0x71
  47. #define AM43xx_PPA_SVC_PM_RESUME 0x72
  48. /* Secure RX-51 PPA (Primary Protected Application) APIs */
  49. #define RX51_PPA_HWRNG 29
  50. #define RX51_PPA_L2_INVAL 40
  51. #define RX51_PPA_WRITE_ACR 42
  52. #ifndef __ASSEMBLER__
  53. extern u32 omap_secure_dispatcher(u32 idx, u32 flag, u32 nargs,
  54. u32 arg1, u32 arg2, u32 arg3, u32 arg4);
  55. extern void omap_smccc_smc(u32 fn, u32 arg);
  56. extern void omap_smc1(u32 fn, u32 arg);
  57. extern u32 omap_smc2(u32 id, u32 falg, u32 pargs);
  58. extern u32 omap_smc3(u32 id, u32 process, u32 flag, u32 pargs);
  59. extern phys_addr_t omap_secure_ram_mempool_base(void);
  60. extern int omap_secure_ram_reserve_memblock(void);
  61. extern u32 save_secure_ram_context(u32 args_pa);
  62. extern u32 omap3_save_secure_ram(void *save_regs, int size);
  63. extern u32 rx51_secure_dispatcher(u32 idx, u32 process, u32 flag, u32 nargs,
  64. u32 arg1, u32 arg2, u32 arg3, u32 arg4);
  65. extern u32 rx51_secure_update_aux_cr(u32 set_bits, u32 clear_bits);
  66. extern u32 rx51_secure_rng_call(u32 ptr, u32 count, u32 flag);
  67. extern bool optee_available;
  68. void omap_secure_init(void);
  69. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  70. void set_cntfreq(void);
  71. #else
  72. static inline void set_cntfreq(void)
  73. {
  74. }
  75. #endif
  76. #endif /* __ASSEMBLER__ */
  77. #endif /* OMAP_ARCH_OMAP_SECURE_H */