cm2xxx_3xxx.h 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * OMAP2/3 Clock Management (CM) register definitions
  4. *
  5. * Copyright (C) 2007-2009 Texas Instruments, Inc.
  6. * Copyright (C) 2007-2010 Nokia Corporation
  7. * Paul Walmsley
  8. *
  9. * The CM hardware modules on the OMAP2/3 are quite similar to each
  10. * other. The CM modules/instances on OMAP4 are quite different, so
  11. * they are handled in a separate file.
  12. */
  13. #ifndef __ARCH_ASM_MACH_OMAP2_CM2XXX_3XXX_H
  14. #define __ARCH_ASM_MACH_OMAP2_CM2XXX_3XXX_H
  15. #include "cm.h"
  16. /*
  17. * Module specific CM register offsets from CM_BASE + domain offset
  18. * Use cm_{read,write}_mod_reg() with these registers.
  19. * These register offsets generally appear in more than one PRCM submodule.
  20. */
  21. /* Common between OMAP2 and OMAP3 */
  22. #define CM_FCLKEN 0x0000
  23. #define CM_FCLKEN1 CM_FCLKEN
  24. #define CM_CLKEN CM_FCLKEN
  25. #define CM_ICLKEN 0x0010
  26. #define CM_ICLKEN1 CM_ICLKEN
  27. #define CM_ICLKEN2 0x0014
  28. #define CM_ICLKEN3 0x0018
  29. #define CM_IDLEST 0x0020
  30. #define CM_IDLEST1 CM_IDLEST
  31. #define CM_IDLEST2 0x0024
  32. #define OMAP2430_CM_IDLEST3 0x0028
  33. #define CM_AUTOIDLE 0x0030
  34. #define CM_AUTOIDLE1 CM_AUTOIDLE
  35. #define CM_AUTOIDLE2 0x0034
  36. #define CM_AUTOIDLE3 0x0038
  37. #define CM_CLKSEL 0x0040
  38. #define CM_CLKSEL1 CM_CLKSEL
  39. #define CM_CLKSEL2 0x0044
  40. #define OMAP2_CM_CLKSTCTRL 0x0048
  41. #ifndef __ASSEMBLER__
  42. #include <linux/io.h>
  43. static inline u32 omap2_cm_read_mod_reg(s16 module, u16 idx)
  44. {
  45. return readl_relaxed(cm_base.va + module + idx);
  46. }
  47. static inline void omap2_cm_write_mod_reg(u32 val, s16 module, u16 idx)
  48. {
  49. writel_relaxed(val, cm_base.va + module + idx);
  50. }
  51. /* Read-modify-write a register in a CM module. Caller must lock */
  52. static inline u32 omap2_cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module,
  53. s16 idx)
  54. {
  55. u32 v;
  56. v = omap2_cm_read_mod_reg(module, idx);
  57. v &= ~mask;
  58. v |= bits;
  59. omap2_cm_write_mod_reg(v, module, idx);
  60. return v;
  61. }
  62. /* Read a CM register, AND it, and shift the result down to bit 0 */
  63. static inline u32 omap2_cm_read_mod_bits_shift(s16 domain, s16 idx, u32 mask)
  64. {
  65. u32 v;
  66. v = omap2_cm_read_mod_reg(domain, idx);
  67. v &= mask;
  68. v >>= __ffs(mask);
  69. return v;
  70. }
  71. static inline u32 omap2_cm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
  72. {
  73. return omap2_cm_rmw_mod_reg_bits(bits, bits, module, idx);
  74. }
  75. static inline u32 omap2_cm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
  76. {
  77. return omap2_cm_rmw_mod_reg_bits(bits, 0x0, module, idx);
  78. }
  79. extern int omap2xxx_cm_apll54_enable(void);
  80. extern void omap2xxx_cm_apll54_disable(void);
  81. extern int omap2xxx_cm_apll96_enable(void);
  82. extern void omap2xxx_cm_apll96_disable(void);
  83. #endif
  84. /* CM register bits shared between 24XX and 3430 */
  85. /* CM_CLKSEL_GFX */
  86. #define OMAP_CLKSEL_GFX_SHIFT 0
  87. #define OMAP_CLKSEL_GFX_MASK (0x7 << 0)
  88. #define OMAP_CLKSEL_GFX_WIDTH 3
  89. /* CM_ICLKEN_GFX */
  90. #define OMAP_EN_GFX_SHIFT 0
  91. #define OMAP_EN_GFX_MASK (1 << 0)
  92. /* CM_IDLEST_GFX */
  93. #define OMAP_ST_GFX_MASK (1 << 0)
  94. #endif