clockdomains7xx_data.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * DRA7xx Clock domains framework
  4. *
  5. * Copyright (C) 2009-2013 Texas Instruments, Inc.
  6. * Copyright (C) 2009-2011 Nokia Corporation
  7. *
  8. * Generated by code originally written by:
  9. * Abhijit Pagare ([email protected])
  10. * Benoit Cousson ([email protected])
  11. * Paul Walmsley ([email protected])
  12. *
  13. * This file is automatically generated from the OMAP hardware databases.
  14. * We respectfully ask that any modifications to this file be coordinated
  15. * with the public [email protected] mailing list and the
  16. * authors above to ensure that the autogeneration scripts are kept
  17. * up-to-date with the file contents.
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/io.h>
  21. #include "clockdomain.h"
  22. #include "cm1_7xx.h"
  23. #include "cm2_7xx.h"
  24. #include "cm-regbits-7xx.h"
  25. #include "prm7xx.h"
  26. #include "prcm44xx.h"
  27. #include "prcm_mpu7xx.h"
  28. /* Static Dependencies for DRA7xx Clock Domains */
  29. static struct clkdm_dep cam_wkup_sleep_deps[] = {
  30. { .clkdm_name = "emif_clkdm" },
  31. { NULL },
  32. };
  33. static struct clkdm_dep dma_wkup_sleep_deps[] = {
  34. { .clkdm_name = "dss_clkdm" },
  35. { .clkdm_name = "emif_clkdm" },
  36. { .clkdm_name = "ipu_clkdm" },
  37. { .clkdm_name = "ipu1_clkdm" },
  38. { .clkdm_name = "ipu2_clkdm" },
  39. { .clkdm_name = "iva_clkdm" },
  40. { .clkdm_name = "l3init_clkdm" },
  41. { .clkdm_name = "l4cfg_clkdm" },
  42. { .clkdm_name = "l4per_clkdm" },
  43. { .clkdm_name = "l4per2_clkdm" },
  44. { .clkdm_name = "l4per3_clkdm" },
  45. { .clkdm_name = "l4sec_clkdm" },
  46. { .clkdm_name = "pcie_clkdm" },
  47. { .clkdm_name = "wkupaon_clkdm" },
  48. { NULL },
  49. };
  50. static struct clkdm_dep dsp1_wkup_sleep_deps[] = {
  51. { .clkdm_name = "atl_clkdm" },
  52. { .clkdm_name = "cam_clkdm" },
  53. { .clkdm_name = "dsp2_clkdm" },
  54. { .clkdm_name = "dss_clkdm" },
  55. { .clkdm_name = "emif_clkdm" },
  56. { .clkdm_name = "eve1_clkdm" },
  57. { .clkdm_name = "eve2_clkdm" },
  58. { .clkdm_name = "eve3_clkdm" },
  59. { .clkdm_name = "eve4_clkdm" },
  60. { .clkdm_name = "gmac_clkdm" },
  61. { .clkdm_name = "gpu_clkdm" },
  62. { .clkdm_name = "ipu_clkdm" },
  63. { .clkdm_name = "ipu1_clkdm" },
  64. { .clkdm_name = "ipu2_clkdm" },
  65. { .clkdm_name = "iva_clkdm" },
  66. { .clkdm_name = "l3init_clkdm" },
  67. { .clkdm_name = "l4per_clkdm" },
  68. { .clkdm_name = "l4per2_clkdm" },
  69. { .clkdm_name = "l4per3_clkdm" },
  70. { .clkdm_name = "l4sec_clkdm" },
  71. { .clkdm_name = "pcie_clkdm" },
  72. { .clkdm_name = "vpe_clkdm" },
  73. { .clkdm_name = "wkupaon_clkdm" },
  74. { NULL },
  75. };
  76. static struct clkdm_dep dsp2_wkup_sleep_deps[] = {
  77. { .clkdm_name = "atl_clkdm" },
  78. { .clkdm_name = "cam_clkdm" },
  79. { .clkdm_name = "dsp1_clkdm" },
  80. { .clkdm_name = "dss_clkdm" },
  81. { .clkdm_name = "emif_clkdm" },
  82. { .clkdm_name = "eve1_clkdm" },
  83. { .clkdm_name = "eve2_clkdm" },
  84. { .clkdm_name = "eve3_clkdm" },
  85. { .clkdm_name = "eve4_clkdm" },
  86. { .clkdm_name = "gmac_clkdm" },
  87. { .clkdm_name = "gpu_clkdm" },
  88. { .clkdm_name = "ipu_clkdm" },
  89. { .clkdm_name = "ipu1_clkdm" },
  90. { .clkdm_name = "ipu2_clkdm" },
  91. { .clkdm_name = "iva_clkdm" },
  92. { .clkdm_name = "l3init_clkdm" },
  93. { .clkdm_name = "l4per_clkdm" },
  94. { .clkdm_name = "l4per2_clkdm" },
  95. { .clkdm_name = "l4per3_clkdm" },
  96. { .clkdm_name = "l4sec_clkdm" },
  97. { .clkdm_name = "pcie_clkdm" },
  98. { .clkdm_name = "vpe_clkdm" },
  99. { .clkdm_name = "wkupaon_clkdm" },
  100. { NULL },
  101. };
  102. static struct clkdm_dep dss_wkup_sleep_deps[] = {
  103. { .clkdm_name = "emif_clkdm" },
  104. { .clkdm_name = "iva_clkdm" },
  105. { NULL },
  106. };
  107. static struct clkdm_dep eve1_wkup_sleep_deps[] = {
  108. { .clkdm_name = "emif_clkdm" },
  109. { .clkdm_name = "eve2_clkdm" },
  110. { .clkdm_name = "eve3_clkdm" },
  111. { .clkdm_name = "eve4_clkdm" },
  112. { .clkdm_name = "iva_clkdm" },
  113. { NULL },
  114. };
  115. static struct clkdm_dep eve2_wkup_sleep_deps[] = {
  116. { .clkdm_name = "emif_clkdm" },
  117. { .clkdm_name = "eve1_clkdm" },
  118. { .clkdm_name = "eve3_clkdm" },
  119. { .clkdm_name = "eve4_clkdm" },
  120. { .clkdm_name = "iva_clkdm" },
  121. { NULL },
  122. };
  123. static struct clkdm_dep eve3_wkup_sleep_deps[] = {
  124. { .clkdm_name = "emif_clkdm" },
  125. { .clkdm_name = "eve1_clkdm" },
  126. { .clkdm_name = "eve2_clkdm" },
  127. { .clkdm_name = "eve4_clkdm" },
  128. { .clkdm_name = "iva_clkdm" },
  129. { NULL },
  130. };
  131. static struct clkdm_dep eve4_wkup_sleep_deps[] = {
  132. { .clkdm_name = "emif_clkdm" },
  133. { .clkdm_name = "eve1_clkdm" },
  134. { .clkdm_name = "eve2_clkdm" },
  135. { .clkdm_name = "eve3_clkdm" },
  136. { .clkdm_name = "iva_clkdm" },
  137. { NULL },
  138. };
  139. static struct clkdm_dep gmac_wkup_sleep_deps[] = {
  140. { .clkdm_name = "emif_clkdm" },
  141. { .clkdm_name = "l4per2_clkdm" },
  142. { NULL },
  143. };
  144. static struct clkdm_dep gpu_wkup_sleep_deps[] = {
  145. { .clkdm_name = "emif_clkdm" },
  146. { .clkdm_name = "iva_clkdm" },
  147. { NULL },
  148. };
  149. static struct clkdm_dep ipu1_wkup_sleep_deps[] = {
  150. { .clkdm_name = "atl_clkdm" },
  151. { .clkdm_name = "dsp1_clkdm" },
  152. { .clkdm_name = "dsp2_clkdm" },
  153. { .clkdm_name = "dss_clkdm" },
  154. { .clkdm_name = "emif_clkdm" },
  155. { .clkdm_name = "eve1_clkdm" },
  156. { .clkdm_name = "eve2_clkdm" },
  157. { .clkdm_name = "eve3_clkdm" },
  158. { .clkdm_name = "eve4_clkdm" },
  159. { .clkdm_name = "gmac_clkdm" },
  160. { .clkdm_name = "gpu_clkdm" },
  161. { .clkdm_name = "ipu_clkdm" },
  162. { .clkdm_name = "ipu2_clkdm" },
  163. { .clkdm_name = "iva_clkdm" },
  164. { .clkdm_name = "l3init_clkdm" },
  165. { .clkdm_name = "l3main1_clkdm" },
  166. { .clkdm_name = "l4cfg_clkdm" },
  167. { .clkdm_name = "l4per_clkdm" },
  168. { .clkdm_name = "l4per2_clkdm" },
  169. { .clkdm_name = "l4per3_clkdm" },
  170. { .clkdm_name = "l4sec_clkdm" },
  171. { .clkdm_name = "pcie_clkdm" },
  172. { .clkdm_name = "vpe_clkdm" },
  173. { .clkdm_name = "wkupaon_clkdm" },
  174. { NULL },
  175. };
  176. static struct clkdm_dep ipu2_wkup_sleep_deps[] = {
  177. { .clkdm_name = "atl_clkdm" },
  178. { .clkdm_name = "dsp1_clkdm" },
  179. { .clkdm_name = "dsp2_clkdm" },
  180. { .clkdm_name = "dss_clkdm" },
  181. { .clkdm_name = "emif_clkdm" },
  182. { .clkdm_name = "eve1_clkdm" },
  183. { .clkdm_name = "eve2_clkdm" },
  184. { .clkdm_name = "eve3_clkdm" },
  185. { .clkdm_name = "eve4_clkdm" },
  186. { .clkdm_name = "gmac_clkdm" },
  187. { .clkdm_name = "gpu_clkdm" },
  188. { .clkdm_name = "ipu_clkdm" },
  189. { .clkdm_name = "ipu1_clkdm" },
  190. { .clkdm_name = "iva_clkdm" },
  191. { .clkdm_name = "l3init_clkdm" },
  192. { .clkdm_name = "l3main1_clkdm" },
  193. { .clkdm_name = "l4cfg_clkdm" },
  194. { .clkdm_name = "l4per_clkdm" },
  195. { .clkdm_name = "l4per2_clkdm" },
  196. { .clkdm_name = "l4per3_clkdm" },
  197. { .clkdm_name = "l4sec_clkdm" },
  198. { .clkdm_name = "pcie_clkdm" },
  199. { .clkdm_name = "vpe_clkdm" },
  200. { .clkdm_name = "wkupaon_clkdm" },
  201. { NULL },
  202. };
  203. static struct clkdm_dep iva_wkup_sleep_deps[] = {
  204. { .clkdm_name = "emif_clkdm" },
  205. { NULL },
  206. };
  207. static struct clkdm_dep l3init_wkup_sleep_deps[] = {
  208. { .clkdm_name = "emif_clkdm" },
  209. { .clkdm_name = "iva_clkdm" },
  210. { .clkdm_name = "l4cfg_clkdm" },
  211. { .clkdm_name = "l4per_clkdm" },
  212. { .clkdm_name = "l4per3_clkdm" },
  213. { .clkdm_name = "l4sec_clkdm" },
  214. { .clkdm_name = "wkupaon_clkdm" },
  215. { NULL },
  216. };
  217. static struct clkdm_dep l4per2_wkup_sleep_deps[] = {
  218. { .clkdm_name = "dsp1_clkdm" },
  219. { .clkdm_name = "dsp2_clkdm" },
  220. { .clkdm_name = "ipu1_clkdm" },
  221. { .clkdm_name = "ipu2_clkdm" },
  222. { NULL },
  223. };
  224. static struct clkdm_dep l4sec_wkup_sleep_deps[] = {
  225. { .clkdm_name = "emif_clkdm" },
  226. { .clkdm_name = "l4per_clkdm" },
  227. { NULL },
  228. };
  229. static struct clkdm_dep mpu_wkup_sleep_deps[] = {
  230. { .clkdm_name = "cam_clkdm" },
  231. { .clkdm_name = "dsp1_clkdm" },
  232. { .clkdm_name = "dsp2_clkdm" },
  233. { .clkdm_name = "dss_clkdm" },
  234. { .clkdm_name = "emif_clkdm" },
  235. { .clkdm_name = "eve1_clkdm" },
  236. { .clkdm_name = "eve2_clkdm" },
  237. { .clkdm_name = "eve3_clkdm" },
  238. { .clkdm_name = "eve4_clkdm" },
  239. { .clkdm_name = "gmac_clkdm" },
  240. { .clkdm_name = "gpu_clkdm" },
  241. { .clkdm_name = "ipu_clkdm" },
  242. { .clkdm_name = "ipu1_clkdm" },
  243. { .clkdm_name = "ipu2_clkdm" },
  244. { .clkdm_name = "iva_clkdm" },
  245. { .clkdm_name = "l3init_clkdm" },
  246. { .clkdm_name = "l3main1_clkdm" },
  247. { .clkdm_name = "l4cfg_clkdm" },
  248. { .clkdm_name = "l4per_clkdm" },
  249. { .clkdm_name = "l4per2_clkdm" },
  250. { .clkdm_name = "l4per3_clkdm" },
  251. { .clkdm_name = "l4sec_clkdm" },
  252. { .clkdm_name = "pcie_clkdm" },
  253. { .clkdm_name = "vpe_clkdm" },
  254. { .clkdm_name = "wkupaon_clkdm" },
  255. { NULL },
  256. };
  257. static struct clkdm_dep pcie_wkup_sleep_deps[] = {
  258. { .clkdm_name = "atl_clkdm" },
  259. { .clkdm_name = "cam_clkdm" },
  260. { .clkdm_name = "dsp1_clkdm" },
  261. { .clkdm_name = "dsp2_clkdm" },
  262. { .clkdm_name = "dss_clkdm" },
  263. { .clkdm_name = "emif_clkdm" },
  264. { .clkdm_name = "eve1_clkdm" },
  265. { .clkdm_name = "eve2_clkdm" },
  266. { .clkdm_name = "eve3_clkdm" },
  267. { .clkdm_name = "eve4_clkdm" },
  268. { .clkdm_name = "gmac_clkdm" },
  269. { .clkdm_name = "gpu_clkdm" },
  270. { .clkdm_name = "ipu_clkdm" },
  271. { .clkdm_name = "ipu1_clkdm" },
  272. { .clkdm_name = "iva_clkdm" },
  273. { .clkdm_name = "l3init_clkdm" },
  274. { .clkdm_name = "l4cfg_clkdm" },
  275. { .clkdm_name = "l4per_clkdm" },
  276. { .clkdm_name = "l4per2_clkdm" },
  277. { .clkdm_name = "l4per3_clkdm" },
  278. { .clkdm_name = "l4sec_clkdm" },
  279. { .clkdm_name = "vpe_clkdm" },
  280. { NULL },
  281. };
  282. static struct clkdm_dep vpe_wkup_sleep_deps[] = {
  283. { .clkdm_name = "emif_clkdm" },
  284. { .clkdm_name = "l4per3_clkdm" },
  285. { NULL },
  286. };
  287. static struct clockdomain l4per3_7xx_clkdm = {
  288. .name = "l4per3_clkdm",
  289. .pwrdm = { .name = "l4per_pwrdm" },
  290. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  291. .cm_inst = DRA7XX_CM_CORE_L4PER_INST,
  292. .clkdm_offs = DRA7XX_CM_CORE_L4PER_L4PER3_CDOFFS,
  293. .dep_bit = DRA7XX_L4PER3_STATDEP_SHIFT,
  294. .flags = CLKDM_CAN_HWSUP_SWSUP,
  295. };
  296. static struct clockdomain l4per2_7xx_clkdm = {
  297. .name = "l4per2_clkdm",
  298. .pwrdm = { .name = "l4per_pwrdm" },
  299. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  300. .cm_inst = DRA7XX_CM_CORE_L4PER_INST,
  301. .clkdm_offs = DRA7XX_CM_CORE_L4PER_L4PER2_CDOFFS,
  302. .dep_bit = DRA7XX_L4PER2_STATDEP_SHIFT,
  303. .wkdep_srcs = l4per2_wkup_sleep_deps,
  304. .sleepdep_srcs = l4per2_wkup_sleep_deps,
  305. .flags = CLKDM_CAN_SWSUP,
  306. };
  307. static struct clockdomain mpu0_7xx_clkdm = {
  308. .name = "mpu0_clkdm",
  309. .pwrdm = { .name = "cpu0_pwrdm" },
  310. .prcm_partition = DRA7XX_MPU_PRCM_PARTITION,
  311. .cm_inst = DRA7XX_MPU_PRCM_CM_C0_INST,
  312. .clkdm_offs = DRA7XX_MPU_PRCM_CM_C0_CPU0_CDOFFS,
  313. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  314. };
  315. static struct clockdomain iva_7xx_clkdm = {
  316. .name = "iva_clkdm",
  317. .pwrdm = { .name = "iva_pwrdm" },
  318. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  319. .cm_inst = DRA7XX_CM_CORE_IVA_INST,
  320. .clkdm_offs = DRA7XX_CM_CORE_IVA_IVA_CDOFFS,
  321. .dep_bit = DRA7XX_IVA_STATDEP_SHIFT,
  322. .wkdep_srcs = iva_wkup_sleep_deps,
  323. .sleepdep_srcs = iva_wkup_sleep_deps,
  324. .flags = CLKDM_CAN_HWSUP_SWSUP,
  325. };
  326. static struct clockdomain coreaon_7xx_clkdm = {
  327. .name = "coreaon_clkdm",
  328. .pwrdm = { .name = "coreaon_pwrdm" },
  329. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  330. .cm_inst = DRA7XX_CM_CORE_COREAON_INST,
  331. .clkdm_offs = DRA7XX_CM_CORE_COREAON_COREAON_CDOFFS,
  332. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  333. };
  334. static struct clockdomain ipu1_7xx_clkdm = {
  335. .name = "ipu1_clkdm",
  336. .pwrdm = { .name = "ipu_pwrdm" },
  337. .prcm_partition = DRA7XX_CM_CORE_AON_PARTITION,
  338. .cm_inst = DRA7XX_CM_CORE_AON_IPU_INST,
  339. .clkdm_offs = DRA7XX_CM_CORE_AON_IPU_IPU1_CDOFFS,
  340. .dep_bit = DRA7XX_IPU1_STATDEP_SHIFT,
  341. .wkdep_srcs = ipu1_wkup_sleep_deps,
  342. .sleepdep_srcs = ipu1_wkup_sleep_deps,
  343. .flags = CLKDM_CAN_HWSUP_SWSUP,
  344. };
  345. static struct clockdomain ipu2_7xx_clkdm = {
  346. .name = "ipu2_clkdm",
  347. .pwrdm = { .name = "core_pwrdm" },
  348. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  349. .cm_inst = DRA7XX_CM_CORE_CORE_INST,
  350. .clkdm_offs = DRA7XX_CM_CORE_CORE_IPU2_CDOFFS,
  351. .dep_bit = DRA7XX_IPU2_STATDEP_SHIFT,
  352. .wkdep_srcs = ipu2_wkup_sleep_deps,
  353. .sleepdep_srcs = ipu2_wkup_sleep_deps,
  354. .flags = CLKDM_CAN_HWSUP_SWSUP,
  355. };
  356. static struct clockdomain l3init_7xx_clkdm = {
  357. .name = "l3init_clkdm",
  358. .pwrdm = { .name = "l3init_pwrdm" },
  359. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  360. .cm_inst = DRA7XX_CM_CORE_L3INIT_INST,
  361. .clkdm_offs = DRA7XX_CM_CORE_L3INIT_L3INIT_CDOFFS,
  362. .dep_bit = DRA7XX_L3INIT_STATDEP_SHIFT,
  363. .wkdep_srcs = l3init_wkup_sleep_deps,
  364. .sleepdep_srcs = l3init_wkup_sleep_deps,
  365. .flags = CLKDM_CAN_HWSUP_SWSUP,
  366. };
  367. static struct clockdomain l4sec_7xx_clkdm = {
  368. .name = "l4sec_clkdm",
  369. .pwrdm = { .name = "l4per_pwrdm" },
  370. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  371. .cm_inst = DRA7XX_CM_CORE_L4PER_INST,
  372. .clkdm_offs = DRA7XX_CM_CORE_L4PER_L4SEC_CDOFFS,
  373. .dep_bit = DRA7XX_L4SEC_STATDEP_SHIFT,
  374. .wkdep_srcs = l4sec_wkup_sleep_deps,
  375. .sleepdep_srcs = l4sec_wkup_sleep_deps,
  376. .flags = CLKDM_CAN_SWSUP,
  377. };
  378. static struct clockdomain l3main1_7xx_clkdm = {
  379. .name = "l3main1_clkdm",
  380. .pwrdm = { .name = "core_pwrdm" },
  381. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  382. .cm_inst = DRA7XX_CM_CORE_CORE_INST,
  383. .clkdm_offs = DRA7XX_CM_CORE_CORE_L3MAIN1_CDOFFS,
  384. .dep_bit = DRA7XX_L3MAIN1_STATDEP_SHIFT,
  385. .flags = CLKDM_CAN_HWSUP,
  386. };
  387. static struct clockdomain vpe_7xx_clkdm = {
  388. .name = "vpe_clkdm",
  389. .pwrdm = { .name = "vpe_pwrdm" },
  390. .prcm_partition = DRA7XX_CM_CORE_AON_PARTITION,
  391. .cm_inst = DRA7XX_CM_CORE_AON_VPE_INST,
  392. .clkdm_offs = DRA7XX_CM_CORE_AON_VPE_VPE_CDOFFS,
  393. .dep_bit = DRA7XX_VPE_STATDEP_SHIFT,
  394. .wkdep_srcs = vpe_wkup_sleep_deps,
  395. .sleepdep_srcs = vpe_wkup_sleep_deps,
  396. .flags = CLKDM_CAN_HWSUP_SWSUP,
  397. };
  398. static struct clockdomain mpu_7xx_clkdm = {
  399. .name = "mpu_clkdm",
  400. .pwrdm = { .name = "mpu_pwrdm" },
  401. .prcm_partition = DRA7XX_CM_CORE_AON_PARTITION,
  402. .cm_inst = DRA7XX_CM_CORE_AON_MPU_INST,
  403. .clkdm_offs = DRA7XX_CM_CORE_AON_MPU_MPU_CDOFFS,
  404. .wkdep_srcs = mpu_wkup_sleep_deps,
  405. .sleepdep_srcs = mpu_wkup_sleep_deps,
  406. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  407. };
  408. static struct clockdomain custefuse_7xx_clkdm = {
  409. .name = "custefuse_clkdm",
  410. .pwrdm = { .name = "custefuse_pwrdm" },
  411. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  412. .cm_inst = DRA7XX_CM_CORE_CUSTEFUSE_INST,
  413. .clkdm_offs = DRA7XX_CM_CORE_CUSTEFUSE_CUSTEFUSE_CDOFFS,
  414. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  415. };
  416. static struct clockdomain ipu_7xx_clkdm = {
  417. .name = "ipu_clkdm",
  418. .pwrdm = { .name = "ipu_pwrdm" },
  419. .prcm_partition = DRA7XX_CM_CORE_AON_PARTITION,
  420. .cm_inst = DRA7XX_CM_CORE_AON_IPU_INST,
  421. .clkdm_offs = DRA7XX_CM_CORE_AON_IPU_IPU_CDOFFS,
  422. .dep_bit = DRA7XX_IPU_STATDEP_SHIFT,
  423. .flags = CLKDM_CAN_SWSUP,
  424. };
  425. static struct clockdomain mpu1_7xx_clkdm = {
  426. .name = "mpu1_clkdm",
  427. .pwrdm = { .name = "cpu1_pwrdm" },
  428. .prcm_partition = DRA7XX_MPU_PRCM_PARTITION,
  429. .cm_inst = DRA7XX_MPU_PRCM_CM_C1_INST,
  430. .clkdm_offs = DRA7XX_MPU_PRCM_CM_C1_CPU1_CDOFFS,
  431. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  432. };
  433. static struct clockdomain gmac_7xx_clkdm = {
  434. .name = "gmac_clkdm",
  435. .pwrdm = { .name = "l3init_pwrdm" },
  436. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  437. .cm_inst = DRA7XX_CM_CORE_L3INIT_INST,
  438. .clkdm_offs = DRA7XX_CM_CORE_L3INIT_GMAC_CDOFFS,
  439. .dep_bit = DRA7XX_GMAC_STATDEP_SHIFT,
  440. .wkdep_srcs = gmac_wkup_sleep_deps,
  441. .sleepdep_srcs = gmac_wkup_sleep_deps,
  442. .flags = CLKDM_CAN_HWSUP_SWSUP,
  443. };
  444. static struct clockdomain l4cfg_7xx_clkdm = {
  445. .name = "l4cfg_clkdm",
  446. .pwrdm = { .name = "core_pwrdm" },
  447. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  448. .cm_inst = DRA7XX_CM_CORE_CORE_INST,
  449. .clkdm_offs = DRA7XX_CM_CORE_CORE_L4CFG_CDOFFS,
  450. .dep_bit = DRA7XX_L4CFG_STATDEP_SHIFT,
  451. .flags = CLKDM_CAN_HWSUP,
  452. };
  453. static struct clockdomain dma_7xx_clkdm = {
  454. .name = "dma_clkdm",
  455. .pwrdm = { .name = "core_pwrdm" },
  456. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  457. .cm_inst = DRA7XX_CM_CORE_CORE_INST,
  458. .clkdm_offs = DRA7XX_CM_CORE_CORE_DMA_CDOFFS,
  459. .wkdep_srcs = dma_wkup_sleep_deps,
  460. .sleepdep_srcs = dma_wkup_sleep_deps,
  461. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  462. };
  463. static struct clockdomain rtc_7xx_clkdm = {
  464. .name = "rtc_clkdm",
  465. .pwrdm = { .name = "rtc_pwrdm" },
  466. .prcm_partition = DRA7XX_CM_CORE_AON_PARTITION,
  467. .cm_inst = DRA7XX_CM_CORE_AON_RTC_INST,
  468. .clkdm_offs = DRA7XX_CM_CORE_AON_RTC_RTC_CDOFFS,
  469. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  470. };
  471. static struct clockdomain pcie_7xx_clkdm = {
  472. .name = "pcie_clkdm",
  473. .pwrdm = { .name = "l3init_pwrdm" },
  474. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  475. .cm_inst = DRA7XX_CM_CORE_L3INIT_INST,
  476. .clkdm_offs = DRA7XX_CM_CORE_L3INIT_PCIE_CDOFFS,
  477. .dep_bit = DRA7XX_PCIE_STATDEP_SHIFT,
  478. .wkdep_srcs = pcie_wkup_sleep_deps,
  479. .sleepdep_srcs = pcie_wkup_sleep_deps,
  480. .flags = CLKDM_CAN_SWSUP,
  481. };
  482. static struct clockdomain atl_7xx_clkdm = {
  483. .name = "atl_clkdm",
  484. .pwrdm = { .name = "core_pwrdm" },
  485. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  486. .cm_inst = DRA7XX_CM_CORE_CORE_INST,
  487. .clkdm_offs = DRA7XX_CM_CORE_CORE_ATL_CDOFFS,
  488. .dep_bit = DRA7XX_ATL_STATDEP_SHIFT,
  489. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  490. };
  491. static struct clockdomain l3instr_7xx_clkdm = {
  492. .name = "l3instr_clkdm",
  493. .pwrdm = { .name = "core_pwrdm" },
  494. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  495. .cm_inst = DRA7XX_CM_CORE_CORE_INST,
  496. .clkdm_offs = DRA7XX_CM_CORE_CORE_L3INSTR_CDOFFS,
  497. };
  498. static struct clockdomain dss_7xx_clkdm = {
  499. .name = "dss_clkdm",
  500. .pwrdm = { .name = "dss_pwrdm" },
  501. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  502. .cm_inst = DRA7XX_CM_CORE_DSS_INST,
  503. .clkdm_offs = DRA7XX_CM_CORE_DSS_DSS_CDOFFS,
  504. .dep_bit = DRA7XX_DSS_STATDEP_SHIFT,
  505. .wkdep_srcs = dss_wkup_sleep_deps,
  506. .sleepdep_srcs = dss_wkup_sleep_deps,
  507. .flags = CLKDM_CAN_HWSUP_SWSUP,
  508. };
  509. static struct clockdomain emif_7xx_clkdm = {
  510. .name = "emif_clkdm",
  511. .pwrdm = { .name = "core_pwrdm" },
  512. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  513. .cm_inst = DRA7XX_CM_CORE_CORE_INST,
  514. .clkdm_offs = DRA7XX_CM_CORE_CORE_EMIF_CDOFFS,
  515. .dep_bit = DRA7XX_EMIF_STATDEP_SHIFT,
  516. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  517. };
  518. static struct clockdomain emu_7xx_clkdm = {
  519. .name = "emu_clkdm",
  520. .pwrdm = { .name = "emu_pwrdm" },
  521. .prcm_partition = DRA7XX_PRM_PARTITION,
  522. .cm_inst = DRA7XX_PRM_EMU_CM_INST,
  523. .clkdm_offs = DRA7XX_PRM_EMU_CM_EMU_CDOFFS,
  524. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  525. };
  526. static struct clockdomain dsp2_7xx_clkdm = {
  527. .name = "dsp2_clkdm",
  528. .pwrdm = { .name = "dsp2_pwrdm" },
  529. .prcm_partition = DRA7XX_CM_CORE_AON_PARTITION,
  530. .cm_inst = DRA7XX_CM_CORE_AON_DSP2_INST,
  531. .clkdm_offs = DRA7XX_CM_CORE_AON_DSP2_DSP2_CDOFFS,
  532. .dep_bit = DRA7XX_DSP2_STATDEP_SHIFT,
  533. .wkdep_srcs = dsp2_wkup_sleep_deps,
  534. .sleepdep_srcs = dsp2_wkup_sleep_deps,
  535. .flags = CLKDM_CAN_HWSUP_SWSUP,
  536. };
  537. static struct clockdomain dsp1_7xx_clkdm = {
  538. .name = "dsp1_clkdm",
  539. .pwrdm = { .name = "dsp1_pwrdm" },
  540. .prcm_partition = DRA7XX_CM_CORE_AON_PARTITION,
  541. .cm_inst = DRA7XX_CM_CORE_AON_DSP1_INST,
  542. .clkdm_offs = DRA7XX_CM_CORE_AON_DSP1_DSP1_CDOFFS,
  543. .dep_bit = DRA7XX_DSP1_STATDEP_SHIFT,
  544. .wkdep_srcs = dsp1_wkup_sleep_deps,
  545. .sleepdep_srcs = dsp1_wkup_sleep_deps,
  546. .flags = CLKDM_CAN_HWSUP_SWSUP,
  547. };
  548. static struct clockdomain cam_7xx_clkdm = {
  549. .name = "cam_clkdm",
  550. .pwrdm = { .name = "cam_pwrdm" },
  551. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  552. .cm_inst = DRA7XX_CM_CORE_CAM_INST,
  553. .clkdm_offs = DRA7XX_CM_CORE_CAM_CAM_CDOFFS,
  554. .dep_bit = DRA7XX_CAM_STATDEP_SHIFT,
  555. .wkdep_srcs = cam_wkup_sleep_deps,
  556. .sleepdep_srcs = cam_wkup_sleep_deps,
  557. .flags = CLKDM_CAN_SWSUP,
  558. };
  559. static struct clockdomain l4per_7xx_clkdm = {
  560. .name = "l4per_clkdm",
  561. .pwrdm = { .name = "l4per_pwrdm" },
  562. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  563. .cm_inst = DRA7XX_CM_CORE_L4PER_INST,
  564. .clkdm_offs = DRA7XX_CM_CORE_L4PER_L4PER_CDOFFS,
  565. .dep_bit = DRA7XX_L4PER_STATDEP_SHIFT,
  566. .flags = CLKDM_CAN_HWSUP_SWSUP,
  567. };
  568. static struct clockdomain gpu_7xx_clkdm = {
  569. .name = "gpu_clkdm",
  570. .pwrdm = { .name = "gpu_pwrdm" },
  571. .prcm_partition = DRA7XX_CM_CORE_PARTITION,
  572. .cm_inst = DRA7XX_CM_CORE_GPU_INST,
  573. .clkdm_offs = DRA7XX_CM_CORE_GPU_GPU_CDOFFS,
  574. .dep_bit = DRA7XX_GPU_STATDEP_SHIFT,
  575. .wkdep_srcs = gpu_wkup_sleep_deps,
  576. .sleepdep_srcs = gpu_wkup_sleep_deps,
  577. .flags = CLKDM_CAN_HWSUP_SWSUP,
  578. };
  579. static struct clockdomain eve4_7xx_clkdm = {
  580. .name = "eve4_clkdm",
  581. .pwrdm = { .name = "eve4_pwrdm" },
  582. .prcm_partition = DRA7XX_CM_CORE_AON_PARTITION,
  583. .cm_inst = DRA7XX_CM_CORE_AON_EVE4_INST,
  584. .clkdm_offs = DRA7XX_CM_CORE_AON_EVE4_EVE4_CDOFFS,
  585. .dep_bit = DRA7XX_EVE4_STATDEP_SHIFT,
  586. .wkdep_srcs = eve4_wkup_sleep_deps,
  587. .sleepdep_srcs = eve4_wkup_sleep_deps,
  588. .flags = CLKDM_CAN_HWSUP_SWSUP,
  589. };
  590. static struct clockdomain eve2_7xx_clkdm = {
  591. .name = "eve2_clkdm",
  592. .pwrdm = { .name = "eve2_pwrdm" },
  593. .prcm_partition = DRA7XX_CM_CORE_AON_PARTITION,
  594. .cm_inst = DRA7XX_CM_CORE_AON_EVE2_INST,
  595. .clkdm_offs = DRA7XX_CM_CORE_AON_EVE2_EVE2_CDOFFS,
  596. .dep_bit = DRA7XX_EVE2_STATDEP_SHIFT,
  597. .wkdep_srcs = eve2_wkup_sleep_deps,
  598. .sleepdep_srcs = eve2_wkup_sleep_deps,
  599. .flags = CLKDM_CAN_HWSUP_SWSUP,
  600. };
  601. static struct clockdomain eve3_7xx_clkdm = {
  602. .name = "eve3_clkdm",
  603. .pwrdm = { .name = "eve3_pwrdm" },
  604. .prcm_partition = DRA7XX_CM_CORE_AON_PARTITION,
  605. .cm_inst = DRA7XX_CM_CORE_AON_EVE3_INST,
  606. .clkdm_offs = DRA7XX_CM_CORE_AON_EVE3_EVE3_CDOFFS,
  607. .dep_bit = DRA7XX_EVE3_STATDEP_SHIFT,
  608. .wkdep_srcs = eve3_wkup_sleep_deps,
  609. .sleepdep_srcs = eve3_wkup_sleep_deps,
  610. .flags = CLKDM_CAN_HWSUP_SWSUP,
  611. };
  612. static struct clockdomain wkupaon_7xx_clkdm = {
  613. .name = "wkupaon_clkdm",
  614. .pwrdm = { .name = "wkupaon_pwrdm" },
  615. .prcm_partition = DRA7XX_PRM_PARTITION,
  616. .cm_inst = DRA7XX_PRM_WKUPAON_CM_INST,
  617. .clkdm_offs = DRA7XX_PRM_WKUPAON_CM_WKUPAON_CDOFFS,
  618. .dep_bit = DRA7XX_WKUPAON_STATDEP_SHIFT,
  619. .flags = CLKDM_CAN_FORCE_WAKEUP | CLKDM_CAN_HWSUP,
  620. };
  621. static struct clockdomain eve1_7xx_clkdm = {
  622. .name = "eve1_clkdm",
  623. .pwrdm = { .name = "eve1_pwrdm" },
  624. .prcm_partition = DRA7XX_CM_CORE_AON_PARTITION,
  625. .cm_inst = DRA7XX_CM_CORE_AON_EVE1_INST,
  626. .clkdm_offs = DRA7XX_CM_CORE_AON_EVE1_EVE1_CDOFFS,
  627. .dep_bit = DRA7XX_EVE1_STATDEP_SHIFT,
  628. .wkdep_srcs = eve1_wkup_sleep_deps,
  629. .sleepdep_srcs = eve1_wkup_sleep_deps,
  630. .flags = CLKDM_CAN_HWSUP_SWSUP,
  631. };
  632. /* As clockdomains are added or removed above, this list must also be changed */
  633. static struct clockdomain *clockdomains_dra7xx[] __initdata = {
  634. &l4per3_7xx_clkdm,
  635. &l4per2_7xx_clkdm,
  636. &mpu0_7xx_clkdm,
  637. &iva_7xx_clkdm,
  638. &coreaon_7xx_clkdm,
  639. &ipu1_7xx_clkdm,
  640. &ipu2_7xx_clkdm,
  641. &l3init_7xx_clkdm,
  642. &l4sec_7xx_clkdm,
  643. &l3main1_7xx_clkdm,
  644. &vpe_7xx_clkdm,
  645. &mpu_7xx_clkdm,
  646. &custefuse_7xx_clkdm,
  647. &ipu_7xx_clkdm,
  648. &mpu1_7xx_clkdm,
  649. &gmac_7xx_clkdm,
  650. &l4cfg_7xx_clkdm,
  651. &dma_7xx_clkdm,
  652. &rtc_7xx_clkdm,
  653. &pcie_7xx_clkdm,
  654. &atl_7xx_clkdm,
  655. &l3instr_7xx_clkdm,
  656. &dss_7xx_clkdm,
  657. &emif_7xx_clkdm,
  658. &emu_7xx_clkdm,
  659. &dsp2_7xx_clkdm,
  660. &dsp1_7xx_clkdm,
  661. &cam_7xx_clkdm,
  662. &l4per_7xx_clkdm,
  663. &gpu_7xx_clkdm,
  664. &eve4_7xx_clkdm,
  665. &eve2_7xx_clkdm,
  666. &eve3_7xx_clkdm,
  667. &wkupaon_7xx_clkdm,
  668. &eve1_7xx_clkdm,
  669. NULL
  670. };
  671. void __init dra7xx_clockdomains_init(void)
  672. {
  673. clkdm_register_platform_funcs(&omap4_clkdm_operations);
  674. clkdm_register_clkdms(clockdomains_dra7xx);
  675. clkdm_complete_init();
  676. }