regs-icu.h 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Interrupt Control Unit
  4. */
  5. #ifndef __ASM_MACH_ICU_H
  6. #define __ASM_MACH_ICU_H
  7. #include "addr-map.h"
  8. #define ICU_VIRT_BASE (AXI_VIRT_BASE + 0x82000)
  9. #define ICU_REG(x) (ICU_VIRT_BASE + (x))
  10. #define ICU2_VIRT_BASE (AXI_VIRT_BASE + 0x84000)
  11. #define ICU2_REG(x) (ICU2_VIRT_BASE + (x))
  12. #define ICU_INT_CONF(n) ICU_REG((n) << 2)
  13. #define ICU_INT_CONF_MASK (0xf)
  14. /************ PXA168/PXA910 (MMP) *********************/
  15. #define ICU_INT_CONF_AP_INT (1 << 6)
  16. #define ICU_INT_CONF_CP_INT (1 << 5)
  17. #define ICU_INT_CONF_IRQ (1 << 4)
  18. #define ICU_AP_FIQ_SEL_INT_NUM ICU_REG(0x108) /* AP FIQ Selected Interrupt */
  19. #define ICU_AP_IRQ_SEL_INT_NUM ICU_REG(0x10C) /* AP IRQ Selected Interrupt */
  20. #define ICU_AP_GBL_IRQ_MSK ICU_REG(0x114) /* AP Global Interrupt Mask */
  21. #define ICU_INT_STATUS_0 ICU_REG(0x128) /* Interrupt Stuats 0 */
  22. #define ICU_INT_STATUS_1 ICU_REG(0x12C) /* Interrupt Status 1 */
  23. /************************** MMP2 ***********************/
  24. /*
  25. * IRQ0/FIQ0 is routed to SP IRQ/FIQ.
  26. * IRQ1 is routed to PJ4 IRQ, and IRQ2 is routes to PJ4 FIQ.
  27. */
  28. #define ICU_INT_ROUTE_SP_IRQ (1 << 4)
  29. #define ICU_INT_ROUTE_PJ4_IRQ (1 << 5)
  30. #define ICU_INT_ROUTE_PJ4_FIQ (1 << 6)
  31. #define MMP2_ICU_PJ4_IRQ_STATUS0 ICU_REG(0x138)
  32. #define MMP2_ICU_PJ4_IRQ_STATUS1 ICU_REG(0x13c)
  33. #define MMP2_ICU_PJ4_FIQ_STATUS0 ICU_REG(0x140)
  34. #define MMP2_ICU_PJ4_FIQ_STATUS1 ICU_REG(0x144)
  35. #define MMP2_ICU_INT4_STATUS ICU_REG(0x150)
  36. #define MMP2_ICU_INT5_STATUS ICU_REG(0x154)
  37. #define MMP2_ICU_INT17_STATUS ICU_REG(0x158)
  38. #define MMP2_ICU_INT35_STATUS ICU_REG(0x15c)
  39. #define MMP2_ICU_INT51_STATUS ICU_REG(0x160)
  40. #define MMP2_ICU_INT4_MASK ICU_REG(0x168)
  41. #define MMP2_ICU_INT5_MASK ICU_REG(0x16C)
  42. #define MMP2_ICU_INT17_MASK ICU_REG(0x170)
  43. #define MMP2_ICU_INT35_MASK ICU_REG(0x174)
  44. #define MMP2_ICU_INT51_MASK ICU_REG(0x178)
  45. #define MMP2_ICU_SP_IRQ_SEL ICU_REG(0x100)
  46. #define MMP2_ICU_PJ4_IRQ_SEL ICU_REG(0x104)
  47. #define MMP2_ICU_PJ4_FIQ_SEL ICU_REG(0x108)
  48. #define MMP2_ICU_INVERT ICU_REG(0x164)
  49. #define MMP2_ICU_INV_PMIC (1 << 0)
  50. #define MMP2_ICU_INV_PERF (1 << 1)
  51. #define MMP2_ICU_INV_COMMTX (1 << 2)
  52. #define MMP2_ICU_INV_COMMRX (1 << 3)
  53. #endif /* __ASM_MACH_ICU_H */