suspend.S 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * arch/arm/mach-lpc32xx/suspend.S
  4. *
  5. * Original authors: Dmitry Chigirev, Vitaly Wool <[email protected]>
  6. * Modified by Kevin Wells <[email protected]>
  7. *
  8. * 2005 (c) MontaVista Software, Inc.
  9. */
  10. #include <linux/linkage.h>
  11. #include <asm/assembler.h>
  12. #include "lpc32xx.h"
  13. /* Using named register defines makes the code easier to follow */
  14. #define WORK1_REG r0
  15. #define WORK2_REG r1
  16. #define SAVED_HCLK_DIV_REG r2
  17. #define SAVED_HCLK_PLL_REG r3
  18. #define SAVED_DRAM_CLKCTRL_REG r4
  19. #define SAVED_PWR_CTRL_REG r5
  20. #define CLKPWRBASE_REG r6
  21. #define EMCBASE_REG r7
  22. #define LPC32XX_EMC_STATUS_OFFS 0x04
  23. #define LPC32XX_EMC_STATUS_BUSY 0x1
  24. #define LPC32XX_EMC_STATUS_SELF_RFSH 0x4
  25. #define LPC32XX_CLKPWR_PWR_CTRL_OFFS 0x44
  26. #define LPC32XX_CLKPWR_HCLK_DIV_OFFS 0x40
  27. #define LPC32XX_CLKPWR_HCLKPLL_CTRL_OFFS 0x58
  28. #define CLKPWR_PCLK_DIV_MASK 0xFFFFFE7F
  29. .text
  30. ENTRY(lpc32xx_sys_suspend)
  31. @ Save a copy of the used registers in IRAM, r0 is corrupted
  32. adr r0, tmp_stack_end
  33. stmfd r0!, {r3 - r7, sp, lr}
  34. @ Load a few common register addresses
  35. adr WORK1_REG, reg_bases
  36. ldr CLKPWRBASE_REG, [WORK1_REG, #0]
  37. ldr EMCBASE_REG, [WORK1_REG, #4]
  38. ldr SAVED_PWR_CTRL_REG, [CLKPWRBASE_REG,\
  39. #LPC32XX_CLKPWR_PWR_CTRL_OFFS]
  40. orr WORK1_REG, SAVED_PWR_CTRL_REG, #LPC32XX_CLKPWR_SDRAM_SELF_RFSH
  41. @ Wait for SDRAM busy status to go busy and then idle
  42. @ This guarantees a small windows where DRAM isn't busy
  43. 1:
  44. ldr WORK2_REG, [EMCBASE_REG, #LPC32XX_EMC_STATUS_OFFS]
  45. and WORK2_REG, WORK2_REG, #LPC32XX_EMC_STATUS_BUSY
  46. cmp WORK2_REG, #LPC32XX_EMC_STATUS_BUSY
  47. bne 1b @ Branch while idle
  48. 2:
  49. ldr WORK2_REG, [EMCBASE_REG, #LPC32XX_EMC_STATUS_OFFS]
  50. and WORK2_REG, WORK2_REG, #LPC32XX_EMC_STATUS_BUSY
  51. cmp WORK2_REG, #LPC32XX_EMC_STATUS_BUSY
  52. beq 2b @ Branch until idle
  53. @ Setup self-refresh with support for manual exit of
  54. @ self-refresh mode
  55. str WORK1_REG, [CLKPWRBASE_REG, #LPC32XX_CLKPWR_PWR_CTRL_OFFS]
  56. orr WORK2_REG, WORK1_REG, #LPC32XX_CLKPWR_UPD_SDRAM_SELF_RFSH
  57. str WORK2_REG, [CLKPWRBASE_REG, #LPC32XX_CLKPWR_PWR_CTRL_OFFS]
  58. str WORK1_REG, [CLKPWRBASE_REG, #LPC32XX_CLKPWR_PWR_CTRL_OFFS]
  59. @ Wait for self-refresh acknowledge, clocks to the DRAM device
  60. @ will automatically stop on start of self-refresh
  61. 3:
  62. ldr WORK2_REG, [EMCBASE_REG, #LPC32XX_EMC_STATUS_OFFS]
  63. and WORK2_REG, WORK2_REG, #LPC32XX_EMC_STATUS_SELF_RFSH
  64. cmp WORK2_REG, #LPC32XX_EMC_STATUS_SELF_RFSH
  65. bne 3b @ Branch until self-refresh mode starts
  66. @ Enter direct-run mode from run mode
  67. bic WORK1_REG, WORK1_REG, #LPC32XX_CLKPWR_SELECT_RUN_MODE
  68. str WORK1_REG, [CLKPWRBASE_REG, #LPC32XX_CLKPWR_PWR_CTRL_OFFS]
  69. @ Safe disable of DRAM clock in EMC block, prevents DDR sync
  70. @ issues on restart
  71. ldr SAVED_HCLK_DIV_REG, [CLKPWRBASE_REG,\
  72. #LPC32XX_CLKPWR_HCLK_DIV_OFFS]
  73. and WORK2_REG, SAVED_HCLK_DIV_REG, #CLKPWR_PCLK_DIV_MASK
  74. str WORK2_REG, [CLKPWRBASE_REG, #LPC32XX_CLKPWR_HCLK_DIV_OFFS]
  75. @ Save HCLK PLL state and disable HCLK PLL
  76. ldr SAVED_HCLK_PLL_REG, [CLKPWRBASE_REG,\
  77. #LPC32XX_CLKPWR_HCLKPLL_CTRL_OFFS]
  78. bic WORK2_REG, SAVED_HCLK_PLL_REG, #LPC32XX_CLKPWR_HCLKPLL_POWER_UP
  79. str WORK2_REG, [CLKPWRBASE_REG, #LPC32XX_CLKPWR_HCLKPLL_CTRL_OFFS]
  80. @ Enter stop mode until an enabled event occurs
  81. orr WORK1_REG, WORK1_REG, #LPC32XX_CLKPWR_STOP_MODE_CTRL
  82. str WORK1_REG, [CLKPWRBASE_REG, #LPC32XX_CLKPWR_PWR_CTRL_OFFS]
  83. .rept 9
  84. nop
  85. .endr
  86. @ Clear stop status
  87. bic WORK1_REG, WORK1_REG, #LPC32XX_CLKPWR_STOP_MODE_CTRL
  88. @ Restore original HCLK PLL value and wait for PLL lock
  89. str SAVED_HCLK_PLL_REG, [CLKPWRBASE_REG,\
  90. #LPC32XX_CLKPWR_HCLKPLL_CTRL_OFFS]
  91. 4:
  92. ldr WORK2_REG, [CLKPWRBASE_REG, #LPC32XX_CLKPWR_HCLKPLL_CTRL_OFFS]
  93. and WORK2_REG, WORK2_REG, #LPC32XX_CLKPWR_HCLKPLL_PLL_STS
  94. bne 4b
  95. @ Re-enter run mode with self-refresh flag cleared, but no DRAM
  96. @ update yet. DRAM is still in self-refresh
  97. str SAVED_PWR_CTRL_REG, [CLKPWRBASE_REG,\
  98. #LPC32XX_CLKPWR_PWR_CTRL_OFFS]
  99. @ Restore original DRAM clock mode to restore DRAM clocks
  100. str SAVED_HCLK_DIV_REG, [CLKPWRBASE_REG,\
  101. #LPC32XX_CLKPWR_HCLK_DIV_OFFS]
  102. @ Clear self-refresh mode
  103. orr WORK1_REG, SAVED_PWR_CTRL_REG,\
  104. #LPC32XX_CLKPWR_UPD_SDRAM_SELF_RFSH
  105. str WORK1_REG, [CLKPWRBASE_REG, #LPC32XX_CLKPWR_PWR_CTRL_OFFS]
  106. str SAVED_PWR_CTRL_REG, [CLKPWRBASE_REG,\
  107. #LPC32XX_CLKPWR_PWR_CTRL_OFFS]
  108. @ Wait for EMC to clear self-refresh mode
  109. 5:
  110. ldr WORK2_REG, [EMCBASE_REG, #LPC32XX_EMC_STATUS_OFFS]
  111. and WORK2_REG, WORK2_REG, #LPC32XX_EMC_STATUS_SELF_RFSH
  112. bne 5b @ Branch until self-refresh has exited
  113. @ restore regs and return
  114. adr r0, tmp_stack
  115. ldmfd r0!, {r3 - r7, sp, pc}
  116. reg_bases:
  117. .long IO_ADDRESS(LPC32XX_CLK_PM_BASE)
  118. .long IO_ADDRESS(LPC32XX_EMC_BASE)
  119. tmp_stack:
  120. .long 0, 0, 0, 0, 0, 0, 0
  121. tmp_stack_end:
  122. ENTRY(lpc32xx_sys_suspend_sz)
  123. .word . - lpc32xx_sys_suspend