gpc.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2011-2013 Freescale Semiconductor, Inc.
  4. * Copyright 2011 Linaro Ltd.
  5. */
  6. #include <linux/io.h>
  7. #include <linux/irq.h>
  8. #include <linux/irqchip.h>
  9. #include <linux/of.h>
  10. #include <linux/of_address.h>
  11. #include <linux/of_irq.h>
  12. #include "common.h"
  13. #include "hardware.h"
  14. #define GPC_CNTR 0x0
  15. #define GPC_IMR1 0x008
  16. #define GPC_PGC_CPU_PDN 0x2a0
  17. #define GPC_PGC_CPU_PUPSCR 0x2a4
  18. #define GPC_PGC_CPU_PDNSCR 0x2a8
  19. #define GPC_PGC_SW2ISO_SHIFT 0x8
  20. #define GPC_PGC_SW_SHIFT 0x0
  21. #define GPC_CNTR_L2_PGE_SHIFT 22
  22. #define IMR_NUM 4
  23. #define GPC_MAX_IRQS (IMR_NUM * 32)
  24. static void __iomem *gpc_base;
  25. static u32 gpc_wake_irqs[IMR_NUM];
  26. static u32 gpc_saved_imrs[IMR_NUM];
  27. void imx_gpc_set_arm_power_up_timing(u32 sw2iso, u32 sw)
  28. {
  29. writel_relaxed((sw2iso << GPC_PGC_SW2ISO_SHIFT) |
  30. (sw << GPC_PGC_SW_SHIFT), gpc_base + GPC_PGC_CPU_PUPSCR);
  31. }
  32. void imx_gpc_set_arm_power_down_timing(u32 sw2iso, u32 sw)
  33. {
  34. writel_relaxed((sw2iso << GPC_PGC_SW2ISO_SHIFT) |
  35. (sw << GPC_PGC_SW_SHIFT), gpc_base + GPC_PGC_CPU_PDNSCR);
  36. }
  37. void imx_gpc_set_arm_power_in_lpm(bool power_off)
  38. {
  39. writel_relaxed(power_off, gpc_base + GPC_PGC_CPU_PDN);
  40. }
  41. void imx_gpc_set_l2_mem_power_in_lpm(bool power_off)
  42. {
  43. u32 val;
  44. val = readl_relaxed(gpc_base + GPC_CNTR);
  45. val &= ~(1 << GPC_CNTR_L2_PGE_SHIFT);
  46. if (power_off)
  47. val |= 1 << GPC_CNTR_L2_PGE_SHIFT;
  48. writel_relaxed(val, gpc_base + GPC_CNTR);
  49. }
  50. void imx_gpc_pre_suspend(bool arm_power_off)
  51. {
  52. void __iomem *reg_imr1 = gpc_base + GPC_IMR1;
  53. int i;
  54. /* Tell GPC to power off ARM core when suspend */
  55. if (arm_power_off)
  56. imx_gpc_set_arm_power_in_lpm(arm_power_off);
  57. for (i = 0; i < IMR_NUM; i++) {
  58. gpc_saved_imrs[i] = readl_relaxed(reg_imr1 + i * 4);
  59. writel_relaxed(~gpc_wake_irqs[i], reg_imr1 + i * 4);
  60. }
  61. }
  62. void imx_gpc_post_resume(void)
  63. {
  64. void __iomem *reg_imr1 = gpc_base + GPC_IMR1;
  65. int i;
  66. /* Keep ARM core powered on for other low-power modes */
  67. imx_gpc_set_arm_power_in_lpm(false);
  68. for (i = 0; i < IMR_NUM; i++)
  69. writel_relaxed(gpc_saved_imrs[i], reg_imr1 + i * 4);
  70. }
  71. static int imx_gpc_irq_set_wake(struct irq_data *d, unsigned int on)
  72. {
  73. unsigned int idx = d->hwirq / 32;
  74. u32 mask;
  75. mask = 1 << d->hwirq % 32;
  76. gpc_wake_irqs[idx] = on ? gpc_wake_irqs[idx] | mask :
  77. gpc_wake_irqs[idx] & ~mask;
  78. /*
  79. * Do *not* call into the parent, as the GIC doesn't have any
  80. * wake-up facility...
  81. */
  82. return 0;
  83. }
  84. void imx_gpc_mask_all(void)
  85. {
  86. void __iomem *reg_imr1 = gpc_base + GPC_IMR1;
  87. int i;
  88. for (i = 0; i < IMR_NUM; i++) {
  89. gpc_saved_imrs[i] = readl_relaxed(reg_imr1 + i * 4);
  90. writel_relaxed(~0, reg_imr1 + i * 4);
  91. }
  92. }
  93. void imx_gpc_restore_all(void)
  94. {
  95. void __iomem *reg_imr1 = gpc_base + GPC_IMR1;
  96. int i;
  97. for (i = 0; i < IMR_NUM; i++)
  98. writel_relaxed(gpc_saved_imrs[i], reg_imr1 + i * 4);
  99. }
  100. void imx_gpc_hwirq_unmask(unsigned int hwirq)
  101. {
  102. void __iomem *reg;
  103. u32 val;
  104. reg = gpc_base + GPC_IMR1 + hwirq / 32 * 4;
  105. val = readl_relaxed(reg);
  106. val &= ~(1 << hwirq % 32);
  107. writel_relaxed(val, reg);
  108. }
  109. void imx_gpc_hwirq_mask(unsigned int hwirq)
  110. {
  111. void __iomem *reg;
  112. u32 val;
  113. reg = gpc_base + GPC_IMR1 + hwirq / 32 * 4;
  114. val = readl_relaxed(reg);
  115. val |= 1 << (hwirq % 32);
  116. writel_relaxed(val, reg);
  117. }
  118. static void imx_gpc_irq_unmask(struct irq_data *d)
  119. {
  120. imx_gpc_hwirq_unmask(d->hwirq);
  121. irq_chip_unmask_parent(d);
  122. }
  123. static void imx_gpc_irq_mask(struct irq_data *d)
  124. {
  125. imx_gpc_hwirq_mask(d->hwirq);
  126. irq_chip_mask_parent(d);
  127. }
  128. static struct irq_chip imx_gpc_chip = {
  129. .name = "GPC",
  130. .irq_eoi = irq_chip_eoi_parent,
  131. .irq_mask = imx_gpc_irq_mask,
  132. .irq_unmask = imx_gpc_irq_unmask,
  133. .irq_retrigger = irq_chip_retrigger_hierarchy,
  134. .irq_set_wake = imx_gpc_irq_set_wake,
  135. .irq_set_type = irq_chip_set_type_parent,
  136. #ifdef CONFIG_SMP
  137. .irq_set_affinity = irq_chip_set_affinity_parent,
  138. #endif
  139. };
  140. static int imx_gpc_domain_translate(struct irq_domain *d,
  141. struct irq_fwspec *fwspec,
  142. unsigned long *hwirq,
  143. unsigned int *type)
  144. {
  145. if (is_of_node(fwspec->fwnode)) {
  146. if (fwspec->param_count != 3)
  147. return -EINVAL;
  148. /* No PPI should point to this domain */
  149. if (fwspec->param[0] != 0)
  150. return -EINVAL;
  151. *hwirq = fwspec->param[1];
  152. *type = fwspec->param[2];
  153. return 0;
  154. }
  155. return -EINVAL;
  156. }
  157. static int imx_gpc_domain_alloc(struct irq_domain *domain,
  158. unsigned int irq,
  159. unsigned int nr_irqs, void *data)
  160. {
  161. struct irq_fwspec *fwspec = data;
  162. struct irq_fwspec parent_fwspec;
  163. irq_hw_number_t hwirq;
  164. int i;
  165. if (fwspec->param_count != 3)
  166. return -EINVAL; /* Not GIC compliant */
  167. if (fwspec->param[0] != 0)
  168. return -EINVAL; /* No PPI should point to this domain */
  169. hwirq = fwspec->param[1];
  170. if (hwirq >= GPC_MAX_IRQS)
  171. return -EINVAL; /* Can't deal with this */
  172. for (i = 0; i < nr_irqs; i++)
  173. irq_domain_set_hwirq_and_chip(domain, irq + i, hwirq + i,
  174. &imx_gpc_chip, NULL);
  175. parent_fwspec = *fwspec;
  176. parent_fwspec.fwnode = domain->parent->fwnode;
  177. return irq_domain_alloc_irqs_parent(domain, irq, nr_irqs,
  178. &parent_fwspec);
  179. }
  180. static const struct irq_domain_ops imx_gpc_domain_ops = {
  181. .translate = imx_gpc_domain_translate,
  182. .alloc = imx_gpc_domain_alloc,
  183. .free = irq_domain_free_irqs_common,
  184. };
  185. static int __init imx_gpc_init(struct device_node *node,
  186. struct device_node *parent)
  187. {
  188. struct irq_domain *parent_domain, *domain;
  189. int i;
  190. if (!parent) {
  191. pr_err("%pOF: no parent, giving up\n", node);
  192. return -ENODEV;
  193. }
  194. parent_domain = irq_find_host(parent);
  195. if (!parent_domain) {
  196. pr_err("%pOF: unable to obtain parent domain\n", node);
  197. return -ENXIO;
  198. }
  199. gpc_base = of_iomap(node, 0);
  200. if (WARN_ON(!gpc_base))
  201. return -ENOMEM;
  202. domain = irq_domain_add_hierarchy(parent_domain, 0, GPC_MAX_IRQS,
  203. node, &imx_gpc_domain_ops,
  204. NULL);
  205. if (!domain) {
  206. iounmap(gpc_base);
  207. return -ENOMEM;
  208. }
  209. /* Initially mask all interrupts */
  210. for (i = 0; i < IMR_NUM; i++)
  211. writel_relaxed(~0, gpc_base + GPC_IMR1 + i * 4);
  212. /*
  213. * Clear the OF_POPULATED flag set in of_irq_init so that
  214. * later the GPC power domain driver will not be skipped.
  215. */
  216. of_node_clear_flag(node, OF_POPULATED);
  217. return 0;
  218. }
  219. IRQCHIP_DECLARE(imx_gpc, "fsl,imx6q-gpc", imx_gpc_init);
  220. void __init imx_gpc_check_dt(void)
  221. {
  222. struct device_node *np;
  223. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-gpc");
  224. if (WARN_ON(!np))
  225. return;
  226. if (WARN_ON(!of_find_property(np, "interrupt-controller", NULL))) {
  227. pr_warn("Outdated DT detected, suspend/resume will NOT work\n");
  228. /* map GPC, so that at least CPUidle and WARs keep working */
  229. gpc_base = of_iomap(np, 0);
  230. }
  231. of_node_put(np);
  232. }