irq.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * linux/arch/arm/kernel/irq.c
  4. *
  5. * Copyright (C) 1992 Linus Torvalds
  6. * Modifications for ARM processor Copyright (C) 1995-2000 Russell King.
  7. *
  8. * Support for Dynamic Tick Timer Copyright (C) 2004-2005 Nokia Corporation.
  9. * Dynamic Tick Timer written by Tony Lindgren <[email protected]> and
  10. * Tuukka Tikkanen <[email protected]>.
  11. *
  12. * This file contains the code used by various IRQ handling routines:
  13. * asking for different IRQ's should be done through these routines
  14. * instead of just grabbing them. Thus setups with different IRQ numbers
  15. * shouldn't result in any weird surprises, and installing new handlers
  16. * should be easier.
  17. *
  18. * IRQ's are in fact implemented a bit like signal handlers for the kernel.
  19. * Naturally it's not a 1:1 relation, but there are similarities.
  20. */
  21. #include <linux/signal.h>
  22. #include <linux/ioport.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/irqchip.h>
  26. #include <linux/random.h>
  27. #include <linux/smp.h>
  28. #include <linux/init.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/errno.h>
  31. #include <linux/list.h>
  32. #include <linux/kallsyms.h>
  33. #include <linux/proc_fs.h>
  34. #include <linux/export.h>
  35. #include <asm/hardware/cache-l2x0.h>
  36. #include <asm/hardware/cache-uniphier.h>
  37. #include <asm/outercache.h>
  38. #include <asm/softirq_stack.h>
  39. #include <asm/exception.h>
  40. #include <asm/mach/arch.h>
  41. #include <asm/mach/irq.h>
  42. #include <asm/mach/time.h>
  43. #include "reboot.h"
  44. unsigned long irq_err_count;
  45. #ifdef CONFIG_IRQSTACKS
  46. asmlinkage DEFINE_PER_CPU_READ_MOSTLY(u8 *, irq_stack_ptr);
  47. static void __init init_irq_stacks(void)
  48. {
  49. u8 *stack;
  50. int cpu;
  51. for_each_possible_cpu(cpu) {
  52. if (!IS_ENABLED(CONFIG_VMAP_STACK))
  53. stack = (u8 *)__get_free_pages(GFP_KERNEL,
  54. THREAD_SIZE_ORDER);
  55. else
  56. stack = __vmalloc_node(THREAD_SIZE, THREAD_ALIGN,
  57. THREADINFO_GFP, NUMA_NO_NODE,
  58. __builtin_return_address(0));
  59. if (WARN_ON(!stack))
  60. break;
  61. per_cpu(irq_stack_ptr, cpu) = &stack[THREAD_SIZE];
  62. }
  63. }
  64. #ifdef CONFIG_SOFTIRQ_ON_OWN_STACK
  65. static void ____do_softirq(void *arg)
  66. {
  67. __do_softirq();
  68. }
  69. void do_softirq_own_stack(void)
  70. {
  71. call_with_stack(____do_softirq, NULL,
  72. __this_cpu_read(irq_stack_ptr));
  73. }
  74. #endif
  75. #endif
  76. int arch_show_interrupts(struct seq_file *p, int prec)
  77. {
  78. #ifdef CONFIG_FIQ
  79. show_fiq_list(p, prec);
  80. #endif
  81. #ifdef CONFIG_SMP
  82. show_ipi_list(p, prec);
  83. #endif
  84. seq_printf(p, "%*s: %10lu\n", prec, "Err", irq_err_count);
  85. return 0;
  86. }
  87. /*
  88. * handle_IRQ handles all hardware IRQ's. Decoded IRQs should
  89. * not come via this function. Instead, they should provide their
  90. * own 'handler'. Used by platform code implementing C-based 1st
  91. * level decoding.
  92. */
  93. void handle_IRQ(unsigned int irq, struct pt_regs *regs)
  94. {
  95. struct irq_desc *desc;
  96. /*
  97. * Some hardware gives randomly wrong interrupts. Rather
  98. * than crashing, do something sensible.
  99. */
  100. if (unlikely(!irq || irq >= nr_irqs))
  101. desc = NULL;
  102. else
  103. desc = irq_to_desc(irq);
  104. if (likely(desc))
  105. handle_irq_desc(desc);
  106. else
  107. ack_bad_irq(irq);
  108. }
  109. void __init init_IRQ(void)
  110. {
  111. int ret;
  112. #ifdef CONFIG_IRQSTACKS
  113. init_irq_stacks();
  114. #endif
  115. if (IS_ENABLED(CONFIG_OF) && !machine_desc->init_irq)
  116. irqchip_init();
  117. else
  118. machine_desc->init_irq();
  119. if (IS_ENABLED(CONFIG_OF) && IS_ENABLED(CONFIG_CACHE_L2X0) &&
  120. (machine_desc->l2c_aux_mask || machine_desc->l2c_aux_val)) {
  121. if (!outer_cache.write_sec)
  122. outer_cache.write_sec = machine_desc->l2c_write_sec;
  123. ret = l2x0_of_init(machine_desc->l2c_aux_val,
  124. machine_desc->l2c_aux_mask);
  125. if (ret && ret != -ENODEV)
  126. pr_err("L2C: failed to init: %d\n", ret);
  127. }
  128. uniphier_cache_init();
  129. }
  130. #ifdef CONFIG_SPARSE_IRQ
  131. int __init arch_probe_nr_irqs(void)
  132. {
  133. nr_irqs = machine_desc->nr_irqs ? machine_desc->nr_irqs : NR_IRQS;
  134. return nr_irqs;
  135. }
  136. #endif