barrier.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __ASM_BARRIER_H
  3. #define __ASM_BARRIER_H
  4. #ifndef __ASSEMBLY__
  5. #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
  6. #if __LINUX_ARM_ARCH__ >= 7 || \
  7. (__LINUX_ARM_ARCH__ == 6 && defined(CONFIG_CPU_32v6K))
  8. #define sev() __asm__ __volatile__ ("sev" : : : "memory")
  9. #define wfe() __asm__ __volatile__ ("wfe" : : : "memory")
  10. #define wfi() __asm__ __volatile__ ("wfi" : : : "memory")
  11. #else
  12. #define wfe() do { } while (0)
  13. #endif
  14. #if __LINUX_ARM_ARCH__ >= 7
  15. #define isb(option) __asm__ __volatile__ ("isb " #option : : : "memory")
  16. #define dsb(option) __asm__ __volatile__ ("dsb " #option : : : "memory")
  17. #define dmb(option) __asm__ __volatile__ ("dmb " #option : : : "memory")
  18. #ifdef CONFIG_THUMB2_KERNEL
  19. #define CSDB ".inst.w 0xf3af8014"
  20. #else
  21. #define CSDB ".inst 0xe320f014"
  22. #endif
  23. #define csdb() __asm__ __volatile__(CSDB : : : "memory")
  24. #elif defined(CONFIG_CPU_XSC3) || __LINUX_ARM_ARCH__ == 6
  25. #define isb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c5, 4" \
  26. : : "r" (0) : "memory")
  27. #define dsb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
  28. : : "r" (0) : "memory")
  29. #define dmb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 5" \
  30. : : "r" (0) : "memory")
  31. #elif defined(CONFIG_CPU_FA526)
  32. #define isb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c5, 4" \
  33. : : "r" (0) : "memory")
  34. #define dsb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
  35. : : "r" (0) : "memory")
  36. #define dmb(x) __asm__ __volatile__ ("" : : : "memory")
  37. #else
  38. #define isb(x) __asm__ __volatile__ ("" : : : "memory")
  39. #define dsb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
  40. : : "r" (0) : "memory")
  41. #define dmb(x) __asm__ __volatile__ ("" : : : "memory")
  42. #endif
  43. #ifndef CSDB
  44. #define CSDB
  45. #endif
  46. #ifndef csdb
  47. #define csdb()
  48. #endif
  49. #ifdef CONFIG_ARM_HEAVY_MB
  50. extern void (*soc_mb)(void);
  51. extern void arm_heavy_mb(void);
  52. #define __arm_heavy_mb(x...) do { dsb(x); arm_heavy_mb(); } while (0)
  53. #else
  54. #define __arm_heavy_mb(x...) dsb(x)
  55. #endif
  56. #if defined(CONFIG_ARM_DMA_MEM_BUFFERABLE) || defined(CONFIG_SMP)
  57. #define mb() __arm_heavy_mb()
  58. #define rmb() dsb()
  59. #define wmb() __arm_heavy_mb(st)
  60. #define dma_rmb() dmb(osh)
  61. #define dma_wmb() dmb(oshst)
  62. #else
  63. #define mb() barrier()
  64. #define rmb() barrier()
  65. #define wmb() barrier()
  66. #define dma_rmb() barrier()
  67. #define dma_wmb() barrier()
  68. #endif
  69. #define __smp_mb() dmb(ish)
  70. #define __smp_rmb() __smp_mb()
  71. #define __smp_wmb() dmb(ishst)
  72. #ifdef CONFIG_CPU_SPECTRE
  73. static inline unsigned long array_index_mask_nospec(unsigned long idx,
  74. unsigned long sz)
  75. {
  76. unsigned long mask;
  77. asm volatile(
  78. "cmp %1, %2\n"
  79. " sbc %0, %1, %1\n"
  80. CSDB
  81. : "=r" (mask)
  82. : "r" (idx), "Ir" (sz)
  83. : "cc");
  84. return mask;
  85. }
  86. #define array_index_mask_nospec array_index_mask_nospec
  87. #endif
  88. #include <asm-generic/barrier.h>
  89. #endif /* !__ASSEMBLY__ */
  90. #endif /* __ASM_BARRIER_H */