arch_timer.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __ASMARM_ARCH_TIMER_H
  3. #define __ASMARM_ARCH_TIMER_H
  4. #include <asm/barrier.h>
  5. #include <asm/errno.h>
  6. #include <asm/hwcap.h>
  7. #include <linux/clocksource.h>
  8. #include <linux/init.h>
  9. #include <linux/io-64-nonatomic-lo-hi.h>
  10. #include <linux/types.h>
  11. #include <clocksource/arm_arch_timer.h>
  12. #ifdef CONFIG_ARM_ARCH_TIMER
  13. /* 32bit ARM doesn't know anything about timer errata... */
  14. #define has_erratum_handler(h) (false)
  15. #define erratum_handler(h) (arch_timer_##h)
  16. int arch_timer_arch_init(void);
  17. /*
  18. * These register accessors are marked inline so the compiler can
  19. * nicely work out which register we want, and chuck away the rest of
  20. * the code. At least it does so with a recent GCC (4.6.3).
  21. */
  22. static __always_inline
  23. void arch_timer_reg_write_cp15(int access, enum arch_timer_reg reg, u64 val)
  24. {
  25. if (access == ARCH_TIMER_PHYS_ACCESS) {
  26. switch (reg) {
  27. case ARCH_TIMER_REG_CTRL:
  28. asm volatile("mcr p15, 0, %0, c14, c2, 1" : : "r" ((u32)val));
  29. isb();
  30. break;
  31. case ARCH_TIMER_REG_CVAL:
  32. asm volatile("mcrr p15, 2, %Q0, %R0, c14" : : "r" (val));
  33. break;
  34. default:
  35. BUILD_BUG();
  36. }
  37. } else if (access == ARCH_TIMER_VIRT_ACCESS) {
  38. switch (reg) {
  39. case ARCH_TIMER_REG_CTRL:
  40. asm volatile("mcr p15, 0, %0, c14, c3, 1" : : "r" ((u32)val));
  41. isb();
  42. break;
  43. case ARCH_TIMER_REG_CVAL:
  44. asm volatile("mcrr p15, 3, %Q0, %R0, c14" : : "r" (val));
  45. break;
  46. default:
  47. BUILD_BUG();
  48. }
  49. } else {
  50. BUILD_BUG();
  51. }
  52. }
  53. static __always_inline
  54. u32 arch_timer_reg_read_cp15(int access, enum arch_timer_reg reg)
  55. {
  56. u32 val = 0;
  57. if (access == ARCH_TIMER_PHYS_ACCESS) {
  58. switch (reg) {
  59. case ARCH_TIMER_REG_CTRL:
  60. asm volatile("mrc p15, 0, %0, c14, c2, 1" : "=r" (val));
  61. break;
  62. default:
  63. BUILD_BUG();
  64. }
  65. } else if (access == ARCH_TIMER_VIRT_ACCESS) {
  66. switch (reg) {
  67. case ARCH_TIMER_REG_CTRL:
  68. asm volatile("mrc p15, 0, %0, c14, c3, 1" : "=r" (val));
  69. break;
  70. default:
  71. BUILD_BUG();
  72. }
  73. } else {
  74. BUILD_BUG();
  75. }
  76. return val;
  77. }
  78. static inline u32 arch_timer_get_cntfrq(void)
  79. {
  80. u32 val;
  81. asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r" (val));
  82. return val;
  83. }
  84. static inline u64 __arch_counter_get_cntpct(void)
  85. {
  86. u64 cval;
  87. isb();
  88. asm volatile("mrrc p15, 0, %Q0, %R0, c14" : "=r" (cval));
  89. return cval;
  90. }
  91. static inline u64 __arch_counter_get_cntpct_stable(void)
  92. {
  93. return __arch_counter_get_cntpct();
  94. }
  95. static inline u64 __arch_counter_get_cntvct(void)
  96. {
  97. u64 cval;
  98. isb();
  99. asm volatile("mrrc p15, 1, %Q0, %R0, c14" : "=r" (cval));
  100. return cval;
  101. }
  102. static inline u64 __arch_counter_get_cntvct_stable(void)
  103. {
  104. return __arch_counter_get_cntvct();
  105. }
  106. static inline u32 arch_timer_get_cntkctl(void)
  107. {
  108. u32 cntkctl;
  109. asm volatile("mrc p15, 0, %0, c14, c1, 0" : "=r" (cntkctl));
  110. return cntkctl;
  111. }
  112. static inline void arch_timer_set_cntkctl(u32 cntkctl)
  113. {
  114. asm volatile("mcr p15, 0, %0, c14, c1, 0" : : "r" (cntkctl));
  115. isb();
  116. }
  117. static inline void arch_timer_set_evtstrm_feature(void)
  118. {
  119. elf_hwcap |= HWCAP_EVTSTRM;
  120. }
  121. static inline bool arch_timer_have_evtstrm_feature(void)
  122. {
  123. return elf_hwcap & HWCAP_EVTSTRM;
  124. }
  125. #endif
  126. #endif