wm8505.dtsi 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * wm8505.dtsi - Device tree file for Wondermedia WM8505 SoC
  4. *
  5. * Copyright (C) 2012 Tony Prisk <[email protected]>
  6. */
  7. / {
  8. #address-cells = <1>;
  9. #size-cells = <1>;
  10. compatible = "wm,wm8505";
  11. cpus {
  12. #address-cells = <0>;
  13. #size-cells = <0>;
  14. cpu {
  15. device_type = "cpu";
  16. compatible = "arm,arm926ej-s";
  17. };
  18. };
  19. memory {
  20. device_type = "memory";
  21. reg = <0x0 0x0>;
  22. };
  23. aliases {
  24. serial0 = &uart0;
  25. serial1 = &uart1;
  26. serial2 = &uart2;
  27. serial3 = &uart3;
  28. serial4 = &uart4;
  29. serial5 = &uart5;
  30. };
  31. soc {
  32. #address-cells = <1>;
  33. #size-cells = <1>;
  34. compatible = "simple-bus";
  35. ranges;
  36. interrupt-parent = <&intc0>;
  37. intc0: interrupt-controller@d8140000 {
  38. compatible = "via,vt8500-intc";
  39. interrupt-controller;
  40. reg = <0xd8140000 0x10000>;
  41. #interrupt-cells = <1>;
  42. };
  43. /* Secondary IC cascaded to intc0 */
  44. intc1: interrupt-controller@d8150000 {
  45. compatible = "via,vt8500-intc";
  46. interrupt-controller;
  47. #interrupt-cells = <1>;
  48. reg = <0xD8150000 0x10000>;
  49. interrupts = <56 57 58 59 60 61 62 63>;
  50. };
  51. pinctrl: pinctrl@d8110000 {
  52. compatible = "wm,wm8505-pinctrl";
  53. reg = <0xd8110000 0x10000>;
  54. interrupt-controller;
  55. #interrupt-cells = <2>;
  56. gpio-controller;
  57. #gpio-cells = <2>;
  58. };
  59. pmc@d8130000 {
  60. compatible = "via,vt8500-pmc";
  61. reg = <0xd8130000 0x1000>;
  62. clocks {
  63. #address-cells = <1>;
  64. #size-cells = <0>;
  65. ref24: ref24M {
  66. #clock-cells = <0>;
  67. compatible = "fixed-clock";
  68. clock-frequency = <24000000>;
  69. };
  70. ref25: ref25M {
  71. #clock-cells = <0>;
  72. compatible = "fixed-clock";
  73. clock-frequency = <25000000>;
  74. };
  75. plla: plla {
  76. #clock-cells = <0>;
  77. compatible = "via,vt8500-pll-clock";
  78. clocks = <&ref25>;
  79. reg = <0x200>;
  80. };
  81. pllb: pllb {
  82. #clock-cells = <0>;
  83. compatible = "via,vt8500-pll-clock";
  84. clocks = <&ref25>;
  85. reg = <0x204>;
  86. };
  87. pllc: pllc {
  88. #clock-cells = <0>;
  89. compatible = "via,vt8500-pll-clock";
  90. clocks = <&ref25>;
  91. reg = <0x208>;
  92. };
  93. plld: plld {
  94. #clock-cells = <0>;
  95. compatible = "via,vt8500-pll-clock";
  96. clocks = <&ref25>;
  97. reg = <0x20c>;
  98. };
  99. clkarm: arm {
  100. #clock-cells = <0>;
  101. compatible = "via,vt8500-device-clock";
  102. clocks = <&plla>;
  103. divisor-reg = <0x300>;
  104. };
  105. clkahb: ahb {
  106. #clock-cells = <0>;
  107. compatible = "via,vt8500-device-clock";
  108. clocks = <&pllb>;
  109. divisor-reg = <0x304>;
  110. };
  111. clkapb: apb {
  112. #clock-cells = <0>;
  113. compatible = "via,vt8500-device-clock";
  114. clocks = <&pllb>;
  115. divisor-reg = <0x350>;
  116. };
  117. clkddr: ddr {
  118. #clock-cells = <0>;
  119. compatible = "via,vt8500-device-clock";
  120. clocks = <&plld>;
  121. divisor-reg = <0x310>;
  122. };
  123. clkuart0: uart0 {
  124. #clock-cells = <0>;
  125. compatible = "via,vt8500-device-clock";
  126. clocks = <&ref24>;
  127. enable-reg = <0x250>;
  128. enable-bit = <1>;
  129. };
  130. clkuart1: uart1 {
  131. #clock-cells = <0>;
  132. compatible = "via,vt8500-device-clock";
  133. clocks = <&ref24>;
  134. enable-reg = <0x250>;
  135. enable-bit = <2>;
  136. };
  137. clkuart2: uart2 {
  138. #clock-cells = <0>;
  139. compatible = "via,vt8500-device-clock";
  140. clocks = <&ref24>;
  141. enable-reg = <0x250>;
  142. enable-bit = <3>;
  143. };
  144. clkuart3: uart3 {
  145. #clock-cells = <0>;
  146. compatible = "via,vt8500-device-clock";
  147. clocks = <&ref24>;
  148. enable-reg = <0x250>;
  149. enable-bit = <4>;
  150. };
  151. clkuart4: uart4 {
  152. #clock-cells = <0>;
  153. compatible = "via,vt8500-device-clock";
  154. clocks = <&ref24>;
  155. enable-reg = <0x250>;
  156. enable-bit = <22>;
  157. };
  158. clkuart5: uart5 {
  159. #clock-cells = <0>;
  160. compatible = "via,vt8500-device-clock";
  161. clocks = <&ref24>;
  162. enable-reg = <0x250>;
  163. enable-bit = <23>;
  164. };
  165. clksdhc: sdhc {
  166. #clock-cells = <0>;
  167. compatible = "via,vt8500-device-clock";
  168. clocks = <&pllb>;
  169. divisor-reg = <0x328>;
  170. divisor-mask = <0x3f>;
  171. enable-reg = <0x254>;
  172. enable-bit = <18>;
  173. };
  174. };
  175. };
  176. timer@d8130100 {
  177. compatible = "via,vt8500-timer";
  178. reg = <0xd8130100 0x28>;
  179. interrupts = <36>;
  180. };
  181. ehci@d8007100 {
  182. compatible = "via,vt8500-ehci";
  183. reg = <0xd8007100 0x200>;
  184. interrupts = <1>;
  185. };
  186. uhci@d8007300 {
  187. compatible = "platform-uhci";
  188. reg = <0xd8007300 0x200>;
  189. interrupts = <0>;
  190. };
  191. fb: fb@d8050800 {
  192. compatible = "wm,wm8505-fb";
  193. reg = <0xd8050800 0x200>;
  194. };
  195. ge_rops@d8050400 {
  196. compatible = "wm,prizm-ge-rops";
  197. reg = <0xd8050400 0x100>;
  198. };
  199. uart0: serial@d8200000 {
  200. compatible = "via,vt8500-uart";
  201. reg = <0xd8200000 0x1040>;
  202. interrupts = <32>;
  203. clocks = <&clkuart0>;
  204. status = "disabled";
  205. };
  206. uart1: serial@d82b0000 {
  207. compatible = "via,vt8500-uart";
  208. reg = <0xd82b0000 0x1040>;
  209. interrupts = <33>;
  210. clocks = <&clkuart1>;
  211. status = "disabled";
  212. };
  213. uart2: serial@d8210000 {
  214. compatible = "via,vt8500-uart";
  215. reg = <0xd8210000 0x1040>;
  216. interrupts = <47>;
  217. clocks = <&clkuart2>;
  218. status = "disabled";
  219. };
  220. uart3: serial@d82c0000 {
  221. compatible = "via,vt8500-uart";
  222. reg = <0xd82c0000 0x1040>;
  223. interrupts = <50>;
  224. clocks = <&clkuart3>;
  225. status = "disabled";
  226. };
  227. uart4: serial@d8370000 {
  228. compatible = "via,vt8500-uart";
  229. reg = <0xd8370000 0x1040>;
  230. interrupts = <31>;
  231. clocks = <&clkuart4>;
  232. status = "disabled";
  233. };
  234. uart5: serial@d8380000 {
  235. compatible = "via,vt8500-uart";
  236. reg = <0xd8380000 0x1040>;
  237. interrupts = <30>;
  238. clocks = <&clkuart5>;
  239. status = "disabled";
  240. };
  241. rtc@d8100000 {
  242. compatible = "via,vt8500-rtc";
  243. reg = <0xd8100000 0x10000>;
  244. interrupts = <48>;
  245. };
  246. sdhc@d800a000 {
  247. compatible = "wm,wm8505-sdhc";
  248. reg = <0xd800a000 0x400>;
  249. interrupts = <20>, <21>;
  250. clocks = <&clksdhc>;
  251. bus-width = <4>;
  252. };
  253. };
  254. };