vf610-zii-ssmb-dtu.dts 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. // SPDX-License-Identifier: (GPL-2.0 OR MIT)
  2. /*
  3. * Device tree file for ZII's SSMB DTU board
  4. *
  5. * SSMB - SPU3 Switch Management Board
  6. * DTU - Digital Tapping Unit
  7. *
  8. * Copyright (C) 2015-2019 Zodiac Inflight Innovations
  9. *
  10. * Based on an original 'vf610-twr.dts' which is Copyright 2015,
  11. * Freescale Semiconductor, Inc.
  12. */
  13. /dts-v1/;
  14. #include "vf610.dtsi"
  15. / {
  16. model = "ZII VF610 SSMB DTU Board";
  17. compatible = "zii,vf610dtu", "zii,vf610dev", "fsl,vf610";
  18. chosen {
  19. stdout-path = &uart0;
  20. };
  21. memory@80000000 {
  22. device_type = "memory";
  23. reg = <0x80000000 0x20000000>;
  24. };
  25. gpio-leds {
  26. compatible = "gpio-leds";
  27. pinctrl-0 = <&pinctrl_leds_debug>;
  28. pinctrl-names = "default";
  29. led-debug {
  30. label = "zii:green:debug1";
  31. gpios = <&gpio2 18 GPIO_ACTIVE_HIGH>;
  32. linux,default-trigger = "heartbeat";
  33. };
  34. };
  35. reg_vcc_3v3_mcu: regulator {
  36. compatible = "regulator-fixed";
  37. regulator-name = "vcc_3v3_mcu";
  38. regulator-min-microvolt = <3300000>;
  39. regulator-max-microvolt = <3300000>;
  40. };
  41. supply-voltage-monitor {
  42. compatible = "iio-hwmon";
  43. io-channels = <&adc0 8>, /* 12V_MAIN */
  44. <&adc0 9>, /* +3.3V */
  45. <&adc1 8>, /* VCC_1V5 */
  46. <&adc1 9>; /* VCC_1V2 */
  47. };
  48. };
  49. &adc0 {
  50. vref-supply = <&reg_vcc_3v3_mcu>;
  51. status = "okay";
  52. };
  53. &adc1 {
  54. vref-supply = <&reg_vcc_3v3_mcu>;
  55. status = "okay";
  56. };
  57. &edma0 {
  58. status = "okay";
  59. };
  60. &edma1 {
  61. status = "okay";
  62. };
  63. &esdhc0 {
  64. pinctrl-names = "default";
  65. pinctrl-0 = <&pinctrl_esdhc0>;
  66. bus-width = <8>;
  67. non-removable;
  68. no-1-8-v;
  69. keep-power-in-suspend;
  70. no-sdio;
  71. no-sd;
  72. status = "okay";
  73. };
  74. &esdhc1 {
  75. pinctrl-names = "default";
  76. pinctrl-0 = <&pinctrl_esdhc1>;
  77. bus-width = <4>;
  78. no-sdio;
  79. status = "okay";
  80. };
  81. &fec1 {
  82. phy-mode = "rmii";
  83. pinctrl-names = "default";
  84. pinctrl-0 = <&pinctrl_fec1>;
  85. status = "okay";
  86. fixed-link {
  87. speed = <100>;
  88. full-duplex;
  89. };
  90. mdio1: mdio {
  91. #address-cells = <1>;
  92. #size-cells = <0>;
  93. clock-frequency = <12500000>;
  94. suppress-preamble;
  95. status = "okay";
  96. switch0: switch0@0 {
  97. compatible = "marvell,mv88e6190";
  98. pinctrl-0 = <&pinctrl_gpio_switch0>;
  99. pinctrl-names = "default";
  100. reg = <0>;
  101. eeprom-length = <65536>;
  102. interrupt-parent = <&gpio3>;
  103. interrupts = <2 IRQ_TYPE_LEVEL_LOW>;
  104. interrupt-controller;
  105. #interrupt-cells = <2>;
  106. ports {
  107. #address-cells = <1>;
  108. #size-cells = <0>;
  109. port@0 {
  110. reg = <0>;
  111. label = "cpu";
  112. ethernet = <&fec1>;
  113. fixed-link {
  114. speed = <100>;
  115. full-duplex;
  116. };
  117. };
  118. port@1 {
  119. reg = <1>;
  120. label = "eth_cu_100_3";
  121. };
  122. port@5 {
  123. reg = <5>;
  124. label = "eth_cu_1000_4";
  125. };
  126. port@6 {
  127. reg = <6>;
  128. label = "eth_cu_1000_5";
  129. };
  130. port@8 {
  131. reg = <8>;
  132. label = "eth_cu_1000_1";
  133. };
  134. port@9 {
  135. reg = <9>;
  136. label = "eth_cu_1000_2";
  137. phy-handle = <&phy9>;
  138. phy-mode = "sgmii";
  139. managed = "in-band-status";
  140. };
  141. };
  142. mdio1 {
  143. compatible = "marvell,mv88e6xxx-mdio-external";
  144. #address-cells = <1>;
  145. #size-cells = <0>;
  146. phy9: phy9@0 {
  147. compatible = "ethernet-phy-ieee802.3-c45";
  148. pinctrl-0 = <&pinctrl_gpio_phy9>;
  149. pinctrl-names = "default";
  150. interrupt-parent = <&gpio2>;
  151. interrupts = <30 IRQ_TYPE_LEVEL_LOW>;
  152. reg = <0>;
  153. };
  154. };
  155. };
  156. };
  157. };
  158. &i2c0 {
  159. clock-frequency = <100000>;
  160. pinctrl-names = "default";
  161. pinctrl-0 = <&pinctrl_i2c0>;
  162. status = "okay";
  163. gpio6: gpio-expander@22 {
  164. compatible = "nxp,pca9554";
  165. reg = <0x22>;
  166. gpio-controller;
  167. #gpio-cells = <2>;
  168. };
  169. /* On SSMB */
  170. temperature-sensor@48 {
  171. compatible = "national,lm75";
  172. reg = <0x48>;
  173. };
  174. /* On DSB */
  175. temperature-sensor@4d {
  176. compatible = "national,lm75";
  177. reg = <0x4d>;
  178. };
  179. eeprom@50 {
  180. compatible = "atmel,24c04";
  181. reg = <0x50>;
  182. label = "nameplate";
  183. };
  184. eeprom@52 {
  185. compatible = "atmel,24c04";
  186. reg = <0x52>;
  187. };
  188. };
  189. &snvsrtc {
  190. status = "disabled";
  191. };
  192. &uart0 {
  193. pinctrl-names = "default";
  194. pinctrl-0 = <&pinctrl_uart0>;
  195. status = "okay";
  196. };
  197. &iomuxc {
  198. pinctrl_dspi1: dspi1grp {
  199. fsl,pins = <
  200. VF610_PAD_PTD5__DSPI1_CS0 0x1182
  201. VF610_PAD_PTD4__DSPI1_CS1 0x1182
  202. VF610_PAD_PTC6__DSPI1_SIN 0x1181
  203. VF610_PAD_PTC7__DSPI1_SOUT 0x1182
  204. VF610_PAD_PTC8__DSPI1_SCK 0x1182
  205. >;
  206. };
  207. pinctrl_esdhc0: esdhc0grp {
  208. fsl,pins = <
  209. VF610_PAD_PTC0__ESDHC0_CLK 0x31ef
  210. VF610_PAD_PTC1__ESDHC0_CMD 0x31ef
  211. VF610_PAD_PTC2__ESDHC0_DAT0 0x31ef
  212. VF610_PAD_PTC3__ESDHC0_DAT1 0x31ef
  213. VF610_PAD_PTC4__ESDHC0_DAT2 0x31ef
  214. VF610_PAD_PTC5__ESDHC0_DAT3 0x31ef
  215. VF610_PAD_PTD23__ESDHC0_DAT4 0x31ef
  216. VF610_PAD_PTD22__ESDHC0_DAT5 0x31ef
  217. VF610_PAD_PTD21__ESDHC0_DAT6 0x31ef
  218. VF610_PAD_PTD20__ESDHC0_DAT7 0x31ef
  219. >;
  220. };
  221. pinctrl_esdhc1: esdhc1grp {
  222. fsl,pins = <
  223. VF610_PAD_PTA24__ESDHC1_CLK 0x31ef
  224. VF610_PAD_PTA25__ESDHC1_CMD 0x31ef
  225. VF610_PAD_PTA26__ESDHC1_DAT0 0x31ef
  226. VF610_PAD_PTA27__ESDHC1_DAT1 0x31ef
  227. VF610_PAD_PTA28__ESDHC1_DATA2 0x31ef
  228. VF610_PAD_PTA29__ESDHC1_DAT3 0x31ef
  229. >;
  230. };
  231. pinctrl_fec1: fec1grp {
  232. fsl,pins = <
  233. VF610_PAD_PTA6__RMII_CLKIN 0x30d1
  234. VF610_PAD_PTC9__ENET_RMII1_MDC 0x30d2
  235. VF610_PAD_PTC10__ENET_RMII1_MDIO 0x30d3
  236. VF610_PAD_PTC11__ENET_RMII1_CRS 0x30d1
  237. VF610_PAD_PTC12__ENET_RMII1_RXD1 0x30d1
  238. VF610_PAD_PTC13__ENET_RMII1_RXD0 0x30d1
  239. VF610_PAD_PTC14__ENET_RMII1_RXER 0x30d1
  240. VF610_PAD_PTC15__ENET_RMII1_TXD1 0x30d2
  241. VF610_PAD_PTC16__ENET_RMII1_TXD0 0x30d2
  242. VF610_PAD_PTC17__ENET_RMII1_TXEN 0x30d2
  243. >;
  244. };
  245. pinctrl_gpio_phy9: pinctrl-gpio-phy9 {
  246. fsl,pins = <
  247. VF610_PAD_PTB24__GPIO_94 0x219d
  248. >;
  249. };
  250. pinctrl_gpio_switch0: pinctrl-gpio-switch0 {
  251. fsl,pins = <
  252. VF610_PAD_PTB28__GPIO_98 0x219d
  253. >;
  254. };
  255. pinctrl_i2c0: i2c0grp {
  256. fsl,pins = <
  257. VF610_PAD_PTB14__I2C0_SCL 0x37ff
  258. VF610_PAD_PTB15__I2C0_SDA 0x37ff
  259. >;
  260. };
  261. pinctrl_i2c1: i2c1grp {
  262. fsl,pins = <
  263. VF610_PAD_PTB16__I2C1_SCL 0x37ff
  264. VF610_PAD_PTB17__I2C1_SDA 0x37ff
  265. >;
  266. };
  267. pinctrl_leds_debug: pinctrl-leds-debug {
  268. fsl,pins = <
  269. VF610_PAD_PTD3__GPIO_82 0x31c2
  270. >;
  271. };
  272. pinctrl_uart0: uart0grp {
  273. fsl,pins = <
  274. VF610_PAD_PTB10__UART0_TX 0x21a2
  275. VF610_PAD_PTB11__UART0_RX 0x21a1
  276. >;
  277. };
  278. };