vexpress-v2m.dtsi 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * ARM Ltd. Versatile Express
  4. *
  5. * Motherboard Express uATX
  6. * V2M-P1
  7. *
  8. * HBI-0190D
  9. *
  10. * Original memory map ("Legacy memory map" in the board's
  11. * Technical Reference Manual)
  12. *
  13. * WARNING! The hardware described in this file is independent from the
  14. * RS1 variant (vexpress-v2m-rs1.dtsi), but there is a strong
  15. * correspondence between the two configurations.
  16. *
  17. * TAKE CARE WHEN MAINTAINING THIS FILE TO PROPAGATE ANY RELEVANT
  18. * CHANGES TO vexpress-v2m-rs1.dtsi!
  19. */
  20. #include <dt-bindings/interrupt-controller/arm-gic.h>
  21. / {
  22. bus@40000000 {
  23. compatible = "simple-bus";
  24. #address-cells = <1>;
  25. #size-cells = <1>;
  26. ranges = <0x40000000 0x40000000 0x10000000>,
  27. <0x10000000 0x10000000 0x00020000>;
  28. #interrupt-cells = <1>;
  29. interrupt-map-mask = <0 63>;
  30. interrupt-map = <0 0 &gic GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  31. <0 1 &gic GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  32. <0 2 &gic GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  33. <0 3 &gic GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  34. <0 4 &gic GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
  35. <0 5 &gic GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
  36. <0 6 &gic GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  37. <0 7 &gic GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  38. <0 8 &gic GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  39. <0 9 &gic GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  40. <0 10 &gic GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
  41. <0 11 &gic GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
  42. <0 12 &gic GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  43. <0 13 &gic GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  44. <0 14 &gic GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  45. <0 15 &gic GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
  46. <0 16 &gic GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
  47. <0 17 &gic GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
  48. <0 18 &gic GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
  49. <0 19 &gic GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
  50. <0 20 &gic GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
  51. <0 21 &gic GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
  52. <0 22 &gic GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
  53. <0 23 &gic GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
  54. <0 24 &gic GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
  55. <0 25 &gic GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
  56. <0 26 &gic GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
  57. <0 27 &gic GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
  58. <0 28 &gic GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
  59. <0 29 &gic GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
  60. <0 30 &gic GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
  61. <0 31 &gic GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
  62. <0 32 &gic GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
  63. <0 33 &gic GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
  64. <0 34 &gic GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
  65. <0 35 &gic GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
  66. <0 36 &gic GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
  67. <0 37 &gic GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
  68. <0 38 &gic GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>,
  69. <0 39 &gic GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
  70. <0 40 &gic GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
  71. <0 41 &gic GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
  72. <0 42 &gic GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
  73. motherboard-bus@40000000 {
  74. arm,hbi = <0x190>;
  75. arm,vexpress,site = <0>;
  76. compatible = "arm,vexpress,v2m-p1", "simple-bus";
  77. #address-cells = <2>; /* SMB chipselect number and offset */
  78. #size-cells = <1>;
  79. ranges = <0 0 0x40000000 0x04000000>,
  80. <1 0 0x44000000 0x04000000>,
  81. <2 0 0x48000000 0x04000000>,
  82. <3 0 0x4c000000 0x04000000>,
  83. <7 0 0x10000000 0x00020000>;
  84. flash@0,00000000 {
  85. compatible = "arm,vexpress-flash", "cfi-flash";
  86. reg = <0 0x00000000 0x04000000>,
  87. <1 0x00000000 0x04000000>;
  88. bank-width = <4>;
  89. partitions {
  90. compatible = "arm,arm-firmware-suite";
  91. };
  92. };
  93. psram@2,00000000 {
  94. compatible = "arm,vexpress-psram", "mtd-ram";
  95. reg = <2 0x00000000 0x02000000>;
  96. bank-width = <4>;
  97. };
  98. ethernet@3,02000000 {
  99. compatible = "smsc,lan9118", "smsc,lan9115";
  100. reg = <3 0x02000000 0x10000>;
  101. interrupts = <15>;
  102. phy-mode = "mii";
  103. reg-io-width = <4>;
  104. smsc,irq-active-high;
  105. smsc,irq-push-pull;
  106. vdd33a-supply = <&v2m_fixed_3v3>;
  107. vddvario-supply = <&v2m_fixed_3v3>;
  108. };
  109. usb@3,03000000 {
  110. compatible = "nxp,usb-isp1761";
  111. reg = <3 0x03000000 0x20000>;
  112. interrupts = <16>;
  113. dr_mode = "peripheral";
  114. };
  115. iofpga@7,00000000 {
  116. compatible = "simple-bus";
  117. #address-cells = <1>;
  118. #size-cells = <1>;
  119. ranges = <0 7 0 0x20000>;
  120. v2m_sysreg: sysreg@0 {
  121. compatible = "arm,vexpress-sysreg";
  122. reg = <0x00000 0x1000>;
  123. #address-cells = <1>;
  124. #size-cells = <1>;
  125. ranges = <0 0 0x1000>;
  126. v2m_led_gpios: gpio@8 {
  127. compatible = "arm,vexpress-sysreg,sys_led";
  128. reg = <0x008 4>;
  129. gpio-controller;
  130. #gpio-cells = <2>;
  131. };
  132. v2m_mmc_gpios: gpio@48 {
  133. compatible = "arm,vexpress-sysreg,sys_mci";
  134. reg = <0x048 4>;
  135. gpio-controller;
  136. #gpio-cells = <2>;
  137. };
  138. v2m_flash_gpios: gpio@4c {
  139. compatible = "arm,vexpress-sysreg,sys_flash";
  140. reg = <0x04c 4>;
  141. gpio-controller;
  142. #gpio-cells = <2>;
  143. };
  144. };
  145. v2m_sysctl: sysctl@1000 {
  146. compatible = "arm,sp810", "arm,primecell";
  147. reg = <0x01000 0x1000>;
  148. clocks = <&v2m_refclk32khz>, <&v2m_refclk1mhz>, <&smbclk>;
  149. clock-names = "refclk", "timclk", "apb_pclk";
  150. #clock-cells = <1>;
  151. clock-output-names = "timerclken0", "timerclken1", "timerclken2", "timerclken3";
  152. assigned-clocks = <&v2m_sysctl 0>, <&v2m_sysctl 1>, <&v2m_sysctl 3>, <&v2m_sysctl 3>;
  153. assigned-clock-parents = <&v2m_refclk1mhz>, <&v2m_refclk1mhz>, <&v2m_refclk1mhz>, <&v2m_refclk1mhz>;
  154. };
  155. /* PCI-E I2C bus */
  156. v2m_i2c_pcie: i2c@2000 {
  157. compatible = "arm,versatile-i2c";
  158. reg = <0x02000 0x1000>;
  159. #address-cells = <1>;
  160. #size-cells = <0>;
  161. pcie-switch@60 {
  162. compatible = "idt,89hpes32h8";
  163. reg = <0x60>;
  164. };
  165. };
  166. aaci@4000 {
  167. compatible = "arm,pl041", "arm,primecell";
  168. reg = <0x04000 0x1000>;
  169. interrupts = <11>;
  170. clocks = <&smbclk>;
  171. clock-names = "apb_pclk";
  172. };
  173. mmci@5000 {
  174. compatible = "arm,pl180", "arm,primecell";
  175. reg = <0x05000 0x1000>;
  176. interrupts = <9>, <10>;
  177. cd-gpios = <&v2m_mmc_gpios 0 0>;
  178. wp-gpios = <&v2m_mmc_gpios 1 0>;
  179. max-frequency = <12000000>;
  180. vmmc-supply = <&v2m_fixed_3v3>;
  181. clocks = <&v2m_clk24mhz>, <&smbclk>;
  182. clock-names = "mclk", "apb_pclk";
  183. };
  184. kmi@6000 {
  185. compatible = "arm,pl050", "arm,primecell";
  186. reg = <0x06000 0x1000>;
  187. interrupts = <12>;
  188. clocks = <&v2m_clk24mhz>, <&smbclk>;
  189. clock-names = "KMIREFCLK", "apb_pclk";
  190. };
  191. kmi@7000 {
  192. compatible = "arm,pl050", "arm,primecell";
  193. reg = <0x07000 0x1000>;
  194. interrupts = <13>;
  195. clocks = <&v2m_clk24mhz>, <&smbclk>;
  196. clock-names = "KMIREFCLK", "apb_pclk";
  197. };
  198. v2m_serial0: uart@9000 {
  199. compatible = "arm,pl011", "arm,primecell";
  200. reg = <0x09000 0x1000>;
  201. interrupts = <5>;
  202. clocks = <&v2m_oscclk2>, <&smbclk>;
  203. clock-names = "uartclk", "apb_pclk";
  204. };
  205. v2m_serial1: uart@a000 {
  206. compatible = "arm,pl011", "arm,primecell";
  207. reg = <0x0a000 0x1000>;
  208. interrupts = <6>;
  209. clocks = <&v2m_oscclk2>, <&smbclk>;
  210. clock-names = "uartclk", "apb_pclk";
  211. };
  212. v2m_serial2: uart@b000 {
  213. compatible = "arm,pl011", "arm,primecell";
  214. reg = <0x0b000 0x1000>;
  215. interrupts = <7>;
  216. clocks = <&v2m_oscclk2>, <&smbclk>;
  217. clock-names = "uartclk", "apb_pclk";
  218. };
  219. v2m_serial3: uart@c000 {
  220. compatible = "arm,pl011", "arm,primecell";
  221. reg = <0x0c000 0x1000>;
  222. interrupts = <8>;
  223. clocks = <&v2m_oscclk2>, <&smbclk>;
  224. clock-names = "uartclk", "apb_pclk";
  225. };
  226. wdt@f000 {
  227. compatible = "arm,sp805", "arm,primecell";
  228. reg = <0x0f000 0x1000>;
  229. interrupts = <0>;
  230. clocks = <&v2m_refclk32khz>, <&smbclk>;
  231. clock-names = "wdog_clk", "apb_pclk";
  232. };
  233. v2m_timer01: timer@11000 {
  234. compatible = "arm,sp804", "arm,primecell";
  235. reg = <0x11000 0x1000>;
  236. interrupts = <2>;
  237. clocks = <&v2m_sysctl 0>, <&v2m_sysctl 1>, <&smbclk>;
  238. clock-names = "timclken1", "timclken2", "apb_pclk";
  239. };
  240. v2m_timer23: timer@12000 {
  241. compatible = "arm,sp804", "arm,primecell";
  242. reg = <0x12000 0x1000>;
  243. interrupts = <3>;
  244. clocks = <&v2m_sysctl 2>, <&v2m_sysctl 3>, <&smbclk>;
  245. clock-names = "timclken1", "timclken2", "apb_pclk";
  246. };
  247. /* DVI I2C bus */
  248. v2m_i2c_dvi: i2c@16000 {
  249. compatible = "arm,versatile-i2c";
  250. reg = <0x16000 0x1000>;
  251. #address-cells = <1>;
  252. #size-cells = <0>;
  253. dvi-transmitter@39 {
  254. compatible = "sil,sii9022-tpi", "sil,sii9022";
  255. reg = <0x39>;
  256. ports {
  257. #address-cells = <1>;
  258. #size-cells = <0>;
  259. /*
  260. * Both the core tile and the motherboard routes their output
  261. * pads to this transmitter. The motherboard system controller
  262. * can select one of them as input using a mux register in
  263. * "arm,vexpress-muxfpga". The Vexpress with the CA9 core tile is
  264. * the only platform with this specific set-up.
  265. */
  266. port@0 {
  267. reg = <0>;
  268. dvi_bridge_in_ct: endpoint {
  269. remote-endpoint = <&clcd_pads_ct>;
  270. };
  271. };
  272. port@1 {
  273. reg = <1>;
  274. dvi_bridge_in_mb: endpoint {
  275. remote-endpoint = <&clcd_pads_mb>;
  276. };
  277. };
  278. };
  279. };
  280. dvi-transmitter@60 {
  281. compatible = "sil,sii9022-cpi", "sil,sii9022";
  282. reg = <0x60>;
  283. };
  284. };
  285. rtc@17000 {
  286. compatible = "arm,pl031", "arm,primecell";
  287. reg = <0x17000 0x1000>;
  288. interrupts = <4>;
  289. clocks = <&smbclk>;
  290. clock-names = "apb_pclk";
  291. };
  292. compact-flash@1a000 {
  293. compatible = "arm,vexpress-cf", "ata-generic";
  294. reg = <0x1a000 0x100
  295. 0x1a100 0xf00>;
  296. reg-shift = <2>;
  297. };
  298. clcd@1f000 {
  299. compatible = "arm,pl111", "arm,primecell";
  300. reg = <0x1f000 0x1000>;
  301. interrupt-names = "combined";
  302. interrupts = <14>;
  303. clocks = <&v2m_oscclk1>, <&smbclk>;
  304. clock-names = "clcdclk", "apb_pclk";
  305. /* 800x600 16bpp @36MHz works fine */
  306. max-memory-bandwidth = <54000000>;
  307. memory-region = <&vram>;
  308. port {
  309. clcd_pads_mb: endpoint {
  310. remote-endpoint = <&dvi_bridge_in_mb>;
  311. arm,pl11x,tft-r0g0b0-pads = <0 8 16>;
  312. };
  313. };
  314. };
  315. };
  316. v2m_fixed_3v3: fixed-regulator-0 {
  317. compatible = "regulator-fixed";
  318. regulator-name = "3V3";
  319. regulator-min-microvolt = <3300000>;
  320. regulator-max-microvolt = <3300000>;
  321. regulator-always-on;
  322. };
  323. v2m_clk24mhz: clk24mhz {
  324. compatible = "fixed-clock";
  325. #clock-cells = <0>;
  326. clock-frequency = <24000000>;
  327. clock-output-names = "v2m:clk24mhz";
  328. };
  329. v2m_refclk1mhz: refclk1mhz {
  330. compatible = "fixed-clock";
  331. #clock-cells = <0>;
  332. clock-frequency = <1000000>;
  333. clock-output-names = "v2m:refclk1mhz";
  334. };
  335. v2m_refclk32khz: refclk32khz {
  336. compatible = "fixed-clock";
  337. #clock-cells = <0>;
  338. clock-frequency = <32768>;
  339. clock-output-names = "v2m:refclk32khz";
  340. };
  341. leds {
  342. compatible = "gpio-leds";
  343. user1 {
  344. label = "v2m:green:user1";
  345. gpios = <&v2m_led_gpios 0 0>;
  346. linux,default-trigger = "heartbeat";
  347. };
  348. user2 {
  349. label = "v2m:green:user2";
  350. gpios = <&v2m_led_gpios 1 0>;
  351. linux,default-trigger = "mmc0";
  352. };
  353. user3 {
  354. label = "v2m:green:user3";
  355. gpios = <&v2m_led_gpios 2 0>;
  356. linux,default-trigger = "cpu0";
  357. };
  358. user4 {
  359. label = "v2m:green:user4";
  360. gpios = <&v2m_led_gpios 3 0>;
  361. linux,default-trigger = "cpu1";
  362. };
  363. user5 {
  364. label = "v2m:green:user5";
  365. gpios = <&v2m_led_gpios 4 0>;
  366. linux,default-trigger = "cpu2";
  367. };
  368. user6 {
  369. label = "v2m:green:user6";
  370. gpios = <&v2m_led_gpios 5 0>;
  371. linux,default-trigger = "cpu3";
  372. };
  373. user7 {
  374. label = "v2m:green:user7";
  375. gpios = <&v2m_led_gpios 6 0>;
  376. linux,default-trigger = "cpu4";
  377. };
  378. user8 {
  379. label = "v2m:green:user8";
  380. gpios = <&v2m_led_gpios 7 0>;
  381. linux,default-trigger = "cpu5";
  382. };
  383. };
  384. mcc {
  385. compatible = "arm,vexpress,config-bus";
  386. arm,vexpress,config-bridge = <&v2m_sysreg>;
  387. oscclk0 {
  388. /* MCC static memory clock */
  389. compatible = "arm,vexpress-osc";
  390. arm,vexpress-sysreg,func = <1 0>;
  391. freq-range = <25000000 60000000>;
  392. #clock-cells = <0>;
  393. clock-output-names = "v2m:oscclk0";
  394. };
  395. v2m_oscclk1: oscclk1 {
  396. /* CLCD clock */
  397. compatible = "arm,vexpress-osc";
  398. arm,vexpress-sysreg,func = <1 1>;
  399. freq-range = <23750000 65000000>;
  400. #clock-cells = <0>;
  401. clock-output-names = "v2m:oscclk1";
  402. };
  403. v2m_oscclk2: oscclk2 {
  404. /* IO FPGA peripheral clock */
  405. compatible = "arm,vexpress-osc";
  406. arm,vexpress-sysreg,func = <1 2>;
  407. freq-range = <24000000 24000000>;
  408. #clock-cells = <0>;
  409. clock-output-names = "v2m:oscclk2";
  410. };
  411. volt-vio {
  412. /* Logic level voltage */
  413. compatible = "arm,vexpress-volt";
  414. arm,vexpress-sysreg,func = <2 0>;
  415. regulator-name = "VIO";
  416. regulator-always-on;
  417. label = "VIO";
  418. };
  419. temp-mcc {
  420. /* MCC internal operating temperature */
  421. compatible = "arm,vexpress-temp";
  422. arm,vexpress-sysreg,func = <4 0>;
  423. label = "MCC";
  424. };
  425. reset {
  426. compatible = "arm,vexpress-reset";
  427. arm,vexpress-sysreg,func = <5 0>;
  428. };
  429. muxfpga {
  430. compatible = "arm,vexpress-muxfpga";
  431. arm,vexpress-sysreg,func = <7 0>;
  432. };
  433. shutdown {
  434. compatible = "arm,vexpress-shutdown";
  435. arm,vexpress-sysreg,func = <8 0>;
  436. };
  437. reboot {
  438. compatible = "arm,vexpress-reboot";
  439. arm,vexpress-sysreg,func = <9 0>;
  440. };
  441. dvimode {
  442. compatible = "arm,vexpress-dvimode";
  443. arm,vexpress-sysreg,func = <11 0>;
  444. };
  445. };
  446. };
  447. };
  448. };