stm32mp15-pinctrl.dtsi 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466
  1. // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
  2. /*
  3. * Copyright (C) STMicroelectronics 2017 - All Rights Reserved
  4. * Author: Ludovic Barre <[email protected]> for STMicroelectronics.
  5. */
  6. #include <dt-bindings/pinctrl/stm32-pinfunc.h>
  7. &pinctrl {
  8. adc1_in6_pins_a: adc1-in6-0 {
  9. pins {
  10. pinmux = <STM32_PINMUX('F', 12, ANALOG)>;
  11. };
  12. };
  13. adc12_ain_pins_a: adc12-ain-0 {
  14. pins {
  15. pinmux = <STM32_PINMUX('C', 3, ANALOG)>, /* ADC1 in13 */
  16. <STM32_PINMUX('F', 12, ANALOG)>, /* ADC1 in6 */
  17. <STM32_PINMUX('F', 13, ANALOG)>, /* ADC2 in2 */
  18. <STM32_PINMUX('F', 14, ANALOG)>; /* ADC2 in6 */
  19. };
  20. };
  21. adc12_ain_pins_b: adc12-ain-1 {
  22. pins {
  23. pinmux = <STM32_PINMUX('F', 12, ANALOG)>, /* ADC1 in6 */
  24. <STM32_PINMUX('F', 13, ANALOG)>; /* ADC2 in2 */
  25. };
  26. };
  27. adc12_usb_cc_pins_a: adc12-usb-cc-pins-0 {
  28. pins {
  29. pinmux = <STM32_PINMUX('A', 4, ANALOG)>, /* ADC12 in18 */
  30. <STM32_PINMUX('A', 5, ANALOG)>; /* ADC12 in19 */
  31. };
  32. };
  33. cec_pins_a: cec-0 {
  34. pins {
  35. pinmux = <STM32_PINMUX('A', 15, AF4)>;
  36. bias-disable;
  37. drive-open-drain;
  38. slew-rate = <0>;
  39. };
  40. };
  41. cec_sleep_pins_a: cec-sleep-0 {
  42. pins {
  43. pinmux = <STM32_PINMUX('A', 15, ANALOG)>; /* HDMI_CEC */
  44. };
  45. };
  46. cec_pins_b: cec-1 {
  47. pins {
  48. pinmux = <STM32_PINMUX('B', 6, AF5)>;
  49. bias-disable;
  50. drive-open-drain;
  51. slew-rate = <0>;
  52. };
  53. };
  54. cec_sleep_pins_b: cec-sleep-1 {
  55. pins {
  56. pinmux = <STM32_PINMUX('B', 6, ANALOG)>; /* HDMI_CEC */
  57. };
  58. };
  59. dac_ch1_pins_a: dac-ch1-0 {
  60. pins {
  61. pinmux = <STM32_PINMUX('A', 4, ANALOG)>;
  62. };
  63. };
  64. dac_ch2_pins_a: dac-ch2-0 {
  65. pins {
  66. pinmux = <STM32_PINMUX('A', 5, ANALOG)>;
  67. };
  68. };
  69. dcmi_pins_a: dcmi-0 {
  70. pins {
  71. pinmux = <STM32_PINMUX('H', 8, AF13)>,/* DCMI_HSYNC */
  72. <STM32_PINMUX('B', 7, AF13)>,/* DCMI_VSYNC */
  73. <STM32_PINMUX('A', 6, AF13)>,/* DCMI_PIXCLK */
  74. <STM32_PINMUX('H', 9, AF13)>,/* DCMI_D0 */
  75. <STM32_PINMUX('H', 10, AF13)>,/* DCMI_D1 */
  76. <STM32_PINMUX('H', 11, AF13)>,/* DCMI_D2 */
  77. <STM32_PINMUX('H', 12, AF13)>,/* DCMI_D3 */
  78. <STM32_PINMUX('H', 14, AF13)>,/* DCMI_D4 */
  79. <STM32_PINMUX('I', 4, AF13)>,/* DCMI_D5 */
  80. <STM32_PINMUX('B', 8, AF13)>,/* DCMI_D6 */
  81. <STM32_PINMUX('E', 6, AF13)>,/* DCMI_D7 */
  82. <STM32_PINMUX('I', 1, AF13)>,/* DCMI_D8 */
  83. <STM32_PINMUX('H', 7, AF13)>,/* DCMI_D9 */
  84. <STM32_PINMUX('I', 3, AF13)>,/* DCMI_D10 */
  85. <STM32_PINMUX('H', 15, AF13)>;/* DCMI_D11 */
  86. bias-disable;
  87. };
  88. };
  89. dcmi_sleep_pins_a: dcmi-sleep-0 {
  90. pins {
  91. pinmux = <STM32_PINMUX('H', 8, ANALOG)>,/* DCMI_HSYNC */
  92. <STM32_PINMUX('B', 7, ANALOG)>,/* DCMI_VSYNC */
  93. <STM32_PINMUX('A', 6, ANALOG)>,/* DCMI_PIXCLK */
  94. <STM32_PINMUX('H', 9, ANALOG)>,/* DCMI_D0 */
  95. <STM32_PINMUX('H', 10, ANALOG)>,/* DCMI_D1 */
  96. <STM32_PINMUX('H', 11, ANALOG)>,/* DCMI_D2 */
  97. <STM32_PINMUX('H', 12, ANALOG)>,/* DCMI_D3 */
  98. <STM32_PINMUX('H', 14, ANALOG)>,/* DCMI_D4 */
  99. <STM32_PINMUX('I', 4, ANALOG)>,/* DCMI_D5 */
  100. <STM32_PINMUX('B', 8, ANALOG)>,/* DCMI_D6 */
  101. <STM32_PINMUX('E', 6, ANALOG)>,/* DCMI_D7 */
  102. <STM32_PINMUX('I', 1, ANALOG)>,/* DCMI_D8 */
  103. <STM32_PINMUX('H', 7, ANALOG)>,/* DCMI_D9 */
  104. <STM32_PINMUX('I', 3, ANALOG)>,/* DCMI_D10 */
  105. <STM32_PINMUX('H', 15, ANALOG)>;/* DCMI_D11 */
  106. };
  107. };
  108. dcmi_pins_b: dcmi-1 {
  109. pins {
  110. pinmux = <STM32_PINMUX('A', 4, AF13)>,/* DCMI_HSYNC */
  111. <STM32_PINMUX('B', 7, AF13)>,/* DCMI_VSYNC */
  112. <STM32_PINMUX('A', 6, AF13)>,/* DCMI_PIXCLK */
  113. <STM32_PINMUX('C', 6, AF13)>,/* DCMI_D0 */
  114. <STM32_PINMUX('H', 10, AF13)>,/* DCMI_D1 */
  115. <STM32_PINMUX('H', 11, AF13)>,/* DCMI_D2 */
  116. <STM32_PINMUX('E', 1, AF13)>,/* DCMI_D3 */
  117. <STM32_PINMUX('E', 11, AF13)>,/* DCMI_D4 */
  118. <STM32_PINMUX('D', 3, AF13)>,/* DCMI_D5 */
  119. <STM32_PINMUX('E', 13, AF13)>,/* DCMI_D6 */
  120. <STM32_PINMUX('B', 9, AF13)>;/* DCMI_D7 */
  121. bias-disable;
  122. };
  123. };
  124. dcmi_sleep_pins_b: dcmi-sleep-1 {
  125. pins {
  126. pinmux = <STM32_PINMUX('A', 4, ANALOG)>,/* DCMI_HSYNC */
  127. <STM32_PINMUX('B', 7, ANALOG)>,/* DCMI_VSYNC */
  128. <STM32_PINMUX('A', 6, ANALOG)>,/* DCMI_PIXCLK */
  129. <STM32_PINMUX('C', 6, ANALOG)>,/* DCMI_D0 */
  130. <STM32_PINMUX('H', 10, ANALOG)>,/* DCMI_D1 */
  131. <STM32_PINMUX('H', 11, ANALOG)>,/* DCMI_D2 */
  132. <STM32_PINMUX('E', 1, ANALOG)>,/* DCMI_D3 */
  133. <STM32_PINMUX('E', 11, ANALOG)>,/* DCMI_D4 */
  134. <STM32_PINMUX('D', 3, ANALOG)>,/* DCMI_D5 */
  135. <STM32_PINMUX('E', 13, ANALOG)>,/* DCMI_D6 */
  136. <STM32_PINMUX('B', 9, ANALOG)>;/* DCMI_D7 */
  137. };
  138. };
  139. dcmi_pins_c: dcmi-2 {
  140. pins {
  141. pinmux = <STM32_PINMUX('A', 4, AF13)>,/* DCMI_HSYNC */
  142. <STM32_PINMUX('B', 7, AF13)>,/* DCMI_VSYNC */
  143. <STM32_PINMUX('A', 6, AF13)>,/* DCMI_PIXCLK */
  144. <STM32_PINMUX('A', 9, AF13)>,/* DCMI_D0 */
  145. <STM32_PINMUX('H', 10, AF13)>,/* DCMI_D1 */
  146. <STM32_PINMUX('E', 0, AF13)>,/* DCMI_D2 */
  147. <STM32_PINMUX('E', 1, AF13)>,/* DCMI_D3 */
  148. <STM32_PINMUX('H', 14, AF13)>,/* DCMI_D4 */
  149. <STM32_PINMUX('I', 4, AF13)>,/* DCMI_D5 */
  150. <STM32_PINMUX('I', 6, AF13)>,/* DCMI_D6 */
  151. <STM32_PINMUX('E', 6, AF13)>,/* DCMI_D7 */
  152. <STM32_PINMUX('I', 1, AF13)>,/* DCMI_D8 */
  153. <STM32_PINMUX('H', 7, AF13)>;/* DCMI_D9 */
  154. bias-pull-up;
  155. };
  156. };
  157. dcmi_sleep_pins_c: dcmi-sleep-2 {
  158. pins {
  159. pinmux = <STM32_PINMUX('A', 4, ANALOG)>,/* DCMI_HSYNC */
  160. <STM32_PINMUX('B', 7, ANALOG)>,/* DCMI_VSYNC */
  161. <STM32_PINMUX('A', 6, ANALOG)>,/* DCMI_PIXCLK */
  162. <STM32_PINMUX('A', 9, ANALOG)>,/* DCMI_D0 */
  163. <STM32_PINMUX('H', 10, ANALOG)>,/* DCMI_D1 */
  164. <STM32_PINMUX('E', 0, ANALOG)>,/* DCMI_D2 */
  165. <STM32_PINMUX('E', 1, ANALOG)>,/* DCMI_D3 */
  166. <STM32_PINMUX('H', 14, ANALOG)>,/* DCMI_D4 */
  167. <STM32_PINMUX('I', 4, ANALOG)>,/* DCMI_D5 */
  168. <STM32_PINMUX('I', 6, ANALOG)>,/* DCMI_D6 */
  169. <STM32_PINMUX('E', 6, ANALOG)>,/* DCMI_D7 */
  170. <STM32_PINMUX('I', 1, ANALOG)>,/* DCMI_D8 */
  171. <STM32_PINMUX('H', 7, ANALOG)>;/* DCMI_D9 */
  172. };
  173. };
  174. ethernet0_rgmii_pins_a: rgmii-0 {
  175. pins1 {
  176. pinmux = <STM32_PINMUX('G', 5, AF11)>, /* ETH_RGMII_CLK125 */
  177. <STM32_PINMUX('G', 4, AF11)>, /* ETH_RGMII_GTX_CLK */
  178. <STM32_PINMUX('G', 13, AF11)>, /* ETH_RGMII_TXD0 */
  179. <STM32_PINMUX('G', 14, AF11)>, /* ETH_RGMII_TXD1 */
  180. <STM32_PINMUX('C', 2, AF11)>, /* ETH_RGMII_TXD2 */
  181. <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
  182. <STM32_PINMUX('B', 11, AF11)>, /* ETH_RGMII_TX_CTL */
  183. <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
  184. bias-disable;
  185. drive-push-pull;
  186. slew-rate = <2>;
  187. };
  188. pins2 {
  189. pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
  190. bias-disable;
  191. drive-push-pull;
  192. slew-rate = <0>;
  193. };
  194. pins3 {
  195. pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH_RGMII_RXD0 */
  196. <STM32_PINMUX('C', 5, AF11)>, /* ETH_RGMII_RXD1 */
  197. <STM32_PINMUX('B', 0, AF11)>, /* ETH_RGMII_RXD2 */
  198. <STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */
  199. <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
  200. <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
  201. bias-disable;
  202. };
  203. };
  204. ethernet0_rgmii_sleep_pins_a: rgmii-sleep-0 {
  205. pins1 {
  206. pinmux = <STM32_PINMUX('G', 5, ANALOG)>, /* ETH_RGMII_CLK125 */
  207. <STM32_PINMUX('G', 4, ANALOG)>, /* ETH_RGMII_GTX_CLK */
  208. <STM32_PINMUX('G', 13, ANALOG)>, /* ETH_RGMII_TXD0 */
  209. <STM32_PINMUX('G', 14, ANALOG)>, /* ETH_RGMII_TXD1 */
  210. <STM32_PINMUX('C', 2, ANALOG)>, /* ETH_RGMII_TXD2 */
  211. <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
  212. <STM32_PINMUX('B', 11, ANALOG)>, /* ETH_RGMII_TX_CTL */
  213. <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
  214. <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
  215. <STM32_PINMUX('C', 4, ANALOG)>, /* ETH_RGMII_RXD0 */
  216. <STM32_PINMUX('C', 5, ANALOG)>, /* ETH_RGMII_RXD1 */
  217. <STM32_PINMUX('B', 0, ANALOG)>, /* ETH_RGMII_RXD2 */
  218. <STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */
  219. <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
  220. <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
  221. };
  222. };
  223. ethernet0_rgmii_pins_b: rgmii-1 {
  224. pins1 {
  225. pinmux = <STM32_PINMUX('G', 5, AF11)>, /* ETH_RGMII_CLK125 */
  226. <STM32_PINMUX('G', 4, AF11)>, /* ETH_RGMII_GTX_CLK */
  227. <STM32_PINMUX('G', 13, AF11)>, /* ETH_RGMII_TXD0 */
  228. <STM32_PINMUX('G', 14, AF11)>, /* ETH_RGMII_TXD1 */
  229. <STM32_PINMUX('C', 2, AF11)>, /* ETH_RGMII_TXD2 */
  230. <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
  231. <STM32_PINMUX('B', 11, AF11)>, /* ETH_RGMII_TX_CTL */
  232. <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
  233. bias-disable;
  234. drive-push-pull;
  235. slew-rate = <2>;
  236. };
  237. pins2 {
  238. pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
  239. bias-disable;
  240. drive-push-pull;
  241. slew-rate = <0>;
  242. };
  243. pins3 {
  244. pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH_RGMII_RXD0 */
  245. <STM32_PINMUX('C', 5, AF11)>, /* ETH_RGMII_RXD1 */
  246. <STM32_PINMUX('H', 6, AF11)>, /* ETH_RGMII_RXD2 */
  247. <STM32_PINMUX('H', 7, AF11)>, /* ETH_RGMII_RXD3 */
  248. <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
  249. <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
  250. bias-disable;
  251. };
  252. };
  253. ethernet0_rgmii_sleep_pins_b: rgmii-sleep-1 {
  254. pins1 {
  255. pinmux = <STM32_PINMUX('G', 5, ANALOG)>, /* ETH_RGMII_CLK125 */
  256. <STM32_PINMUX('G', 4, ANALOG)>, /* ETH_RGMII_GTX_CLK */
  257. <STM32_PINMUX('G', 13, ANALOG)>, /* ETH_RGMII_TXD0 */
  258. <STM32_PINMUX('G', 14, ANALOG)>, /* ETH_RGMII_TXD1 */
  259. <STM32_PINMUX('C', 2, ANALOG)>, /* ETH_RGMII_TXD2 */
  260. <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
  261. <STM32_PINMUX('B', 11, ANALOG)>, /* ETH_RGMII_TX_CTL */
  262. <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
  263. <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
  264. <STM32_PINMUX('C', 4, ANALOG)>, /* ETH_RGMII_RXD0 */
  265. <STM32_PINMUX('C', 5, ANALOG)>, /* ETH_RGMII_RXD1 */
  266. <STM32_PINMUX('H', 6, ANALOG)>, /* ETH_RGMII_RXD2 */
  267. <STM32_PINMUX('H', 7, ANALOG)>, /* ETH_RGMII_RXD3 */
  268. <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
  269. <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
  270. };
  271. };
  272. ethernet0_rgmii_pins_c: rgmii-2 {
  273. pins1 {
  274. pinmux = <STM32_PINMUX('G', 5, AF11)>, /* ETH_RGMII_CLK125 */
  275. <STM32_PINMUX('G', 4, AF11)>, /* ETH_RGMII_GTX_CLK */
  276. <STM32_PINMUX('B', 12, AF11)>, /* ETH_RGMII_TXD0 */
  277. <STM32_PINMUX('G', 14, AF11)>, /* ETH_RGMII_TXD1 */
  278. <STM32_PINMUX('C', 2, AF11)>, /* ETH_RGMII_TXD2 */
  279. <STM32_PINMUX('E', 2, AF11)>, /* ETH_RGMII_TXD3 */
  280. <STM32_PINMUX('G', 11, AF11)>, /* ETH_RGMII_TX_CTL */
  281. <STM32_PINMUX('C', 1, AF11)>; /* ETH_MDC */
  282. bias-disable;
  283. drive-push-pull;
  284. slew-rate = <2>;
  285. };
  286. pins2 {
  287. pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH_MDIO */
  288. bias-disable;
  289. drive-push-pull;
  290. slew-rate = <0>;
  291. };
  292. pins3 {
  293. pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH_RGMII_RXD0 */
  294. <STM32_PINMUX('C', 5, AF11)>, /* ETH_RGMII_RXD1 */
  295. <STM32_PINMUX('H', 6, AF11)>, /* ETH_RGMII_RXD2 */
  296. <STM32_PINMUX('B', 1, AF11)>, /* ETH_RGMII_RXD3 */
  297. <STM32_PINMUX('A', 1, AF11)>, /* ETH_RGMII_RX_CLK */
  298. <STM32_PINMUX('A', 7, AF11)>; /* ETH_RGMII_RX_CTL */
  299. bias-disable;
  300. };
  301. };
  302. ethernet0_rgmii_sleep_pins_c: rgmii-sleep-2 {
  303. pins1 {
  304. pinmux = <STM32_PINMUX('G', 5, ANALOG)>, /* ETH_RGMII_CLK125 */
  305. <STM32_PINMUX('G', 4, ANALOG)>, /* ETH_RGMII_GTX_CLK */
  306. <STM32_PINMUX('B', 12, ANALOG)>, /* ETH_RGMII_TXD0 */
  307. <STM32_PINMUX('G', 14, ANALOG)>, /* ETH_RGMII_TXD1 */
  308. <STM32_PINMUX('C', 2, ANALOG)>, /* ETH_RGMII_TXD2 */
  309. <STM32_PINMUX('E', 2, ANALOG)>, /* ETH_RGMII_TXD3 */
  310. <STM32_PINMUX('G', 11, ANALOG)>, /* ETH_RGMII_TX_CTL */
  311. <STM32_PINMUX('A', 2, ANALOG)>, /* ETH_MDIO */
  312. <STM32_PINMUX('C', 1, ANALOG)>, /* ETH_MDC */
  313. <STM32_PINMUX('C', 4, ANALOG)>, /* ETH_RGMII_RXD0 */
  314. <STM32_PINMUX('C', 5, ANALOG)>, /* ETH_RGMII_RXD1 */
  315. <STM32_PINMUX('H', 6, ANALOG)>, /* ETH_RGMII_RXD2 */
  316. <STM32_PINMUX('B', 1, ANALOG)>, /* ETH_RGMII_RXD3 */
  317. <STM32_PINMUX('A', 1, ANALOG)>, /* ETH_RGMII_RX_CLK */
  318. <STM32_PINMUX('A', 7, ANALOG)>; /* ETH_RGMII_RX_CTL */
  319. };
  320. };
  321. ethernet0_rmii_pins_a: rmii-0 {
  322. pins1 {
  323. pinmux = <STM32_PINMUX('G', 13, AF11)>, /* ETH1_RMII_TXD0 */
  324. <STM32_PINMUX('G', 14, AF11)>, /* ETH1_RMII_TXD1 */
  325. <STM32_PINMUX('B', 11, AF11)>, /* ETH1_RMII_TX_EN */
  326. <STM32_PINMUX('A', 1, AF0)>, /* ETH1_RMII_REF_CLK */
  327. <STM32_PINMUX('A', 2, AF11)>, /* ETH1_MDIO */
  328. <STM32_PINMUX('C', 1, AF11)>; /* ETH1_MDC */
  329. bias-disable;
  330. drive-push-pull;
  331. slew-rate = <2>;
  332. };
  333. pins2 {
  334. pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH1_RMII_RXD0 */
  335. <STM32_PINMUX('C', 5, AF11)>, /* ETH1_RMII_RXD1 */
  336. <STM32_PINMUX('A', 7, AF11)>; /* ETH1_RMII_CRS_DV */
  337. bias-disable;
  338. };
  339. };
  340. ethernet0_rmii_sleep_pins_a: rmii-sleep-0 {
  341. pins1 {
  342. pinmux = <STM32_PINMUX('G', 13, ANALOG)>, /* ETH1_RMII_TXD0 */
  343. <STM32_PINMUX('G', 14, ANALOG)>, /* ETH1_RMII_TXD1 */
  344. <STM32_PINMUX('B', 11, ANALOG)>, /* ETH1_RMII_TX_EN */
  345. <STM32_PINMUX('A', 2, ANALOG)>, /* ETH1_MDIO */
  346. <STM32_PINMUX('C', 1, ANALOG)>, /* ETH1_MDC */
  347. <STM32_PINMUX('C', 4, ANALOG)>, /* ETH1_RMII_RXD0 */
  348. <STM32_PINMUX('C', 5, ANALOG)>, /* ETH1_RMII_RXD1 */
  349. <STM32_PINMUX('A', 1, ANALOG)>, /* ETH1_RMII_REF_CLK */
  350. <STM32_PINMUX('A', 7, ANALOG)>; /* ETH1_RMII_CRS_DV */
  351. };
  352. };
  353. ethernet0_rmii_pins_b: rmii-1 {
  354. pins1 {
  355. pinmux = <STM32_PINMUX('B', 5, AF0)>, /* ETH1_CLK */
  356. <STM32_PINMUX('C', 1, AF11)>, /* ETH1_MDC */
  357. <STM32_PINMUX('G', 13, AF11)>, /* ETH1_TXD0 */
  358. <STM32_PINMUX('G', 14, AF11)>; /* ETH1_TXD1 */
  359. bias-disable;
  360. drive-push-pull;
  361. slew-rate = <1>;
  362. };
  363. pins2 {
  364. pinmux = <STM32_PINMUX('A', 2, AF11)>; /* ETH1_MDIO */
  365. bias-disable;
  366. drive-push-pull;
  367. slew-rate = <0>;
  368. };
  369. pins3 {
  370. pinmux = <STM32_PINMUX('A', 7, AF11)>, /* ETH1_CRS_DV */
  371. <STM32_PINMUX('C', 4, AF11)>, /* ETH1_RXD0 */
  372. <STM32_PINMUX('C', 5, AF11)>; /* ETH1_RXD1 */
  373. bias-disable;
  374. };
  375. pins4 {
  376. pinmux = <STM32_PINMUX('B', 11, AF11)>; /* ETH1_TX_EN */
  377. };
  378. };
  379. ethernet0_rmii_sleep_pins_b: rmii-sleep-1 {
  380. pins1 {
  381. pinmux = <STM32_PINMUX('A', 2, ANALOG)>, /* ETH1_MDIO */
  382. <STM32_PINMUX('A', 7, ANALOG)>, /* ETH1_CRS_DV */
  383. <STM32_PINMUX('B', 5, ANALOG)>, /* ETH1_CLK */
  384. <STM32_PINMUX('B', 11, ANALOG)>, /* ETH1_TX_EN */
  385. <STM32_PINMUX('C', 1, ANALOG)>, /* ETH1_MDC */
  386. <STM32_PINMUX('C', 4, ANALOG)>, /* ETH1_RXD0 */
  387. <STM32_PINMUX('C', 5, ANALOG)>, /* ETH1_RXD1 */
  388. <STM32_PINMUX('G', 13, ANALOG)>, /* ETH1_TXD0 */
  389. <STM32_PINMUX('G', 14, ANALOG)>; /* ETH1_TXD1 */
  390. };
  391. };
  392. ethernet0_rmii_pins_c: rmii-2 {
  393. pins1 {
  394. pinmux = <STM32_PINMUX('G', 13, AF11)>, /* ETH1_RMII_TXD0 */
  395. <STM32_PINMUX('G', 14, AF11)>, /* ETH1_RMII_TXD1 */
  396. <STM32_PINMUX('B', 11, AF11)>, /* ETH1_RMII_TX_EN */
  397. <STM32_PINMUX('A', 1, AF11)>, /* ETH1_RMII_REF_CLK */
  398. <STM32_PINMUX('A', 2, AF11)>, /* ETH1_MDIO */
  399. <STM32_PINMUX('C', 1, AF11)>; /* ETH1_MDC */
  400. bias-disable;
  401. drive-push-pull;
  402. slew-rate = <2>;
  403. };
  404. pins2 {
  405. pinmux = <STM32_PINMUX('C', 4, AF11)>, /* ETH1_RMII_RXD0 */
  406. <STM32_PINMUX('C', 5, AF11)>, /* ETH1_RMII_RXD1 */
  407. <STM32_PINMUX('A', 7, AF11)>; /* ETH1_RMII_CRS_DV */
  408. bias-disable;
  409. };
  410. };
  411. ethernet0_rmii_sleep_pins_c: rmii-sleep-2 {
  412. pins1 {
  413. pinmux = <STM32_PINMUX('G', 13, ANALOG)>, /* ETH1_RMII_TXD0 */
  414. <STM32_PINMUX('G', 14, ANALOG)>, /* ETH1_RMII_TXD1 */
  415. <STM32_PINMUX('B', 11, ANALOG)>, /* ETH1_RMII_TX_EN */
  416. <STM32_PINMUX('A', 2, ANALOG)>, /* ETH1_MDIO */
  417. <STM32_PINMUX('C', 1, ANALOG)>, /* ETH1_MDC */
  418. <STM32_PINMUX('C', 4, ANALOG)>, /* ETH1_RMII_RXD0 */
  419. <STM32_PINMUX('C', 5, ANALOG)>, /* ETH1_RMII_RXD1 */
  420. <STM32_PINMUX('A', 1, ANALOG)>, /* ETH1_RMII_REF_CLK */
  421. <STM32_PINMUX('A', 7, ANALOG)>; /* ETH1_RMII_CRS_DV */
  422. };
  423. };
  424. fmc_pins_a: fmc-0 {
  425. pins1 {
  426. pinmux = <STM32_PINMUX('D', 4, AF12)>, /* FMC_NOE */
  427. <STM32_PINMUX('D', 5, AF12)>, /* FMC_NWE */
  428. <STM32_PINMUX('D', 11, AF12)>, /* FMC_A16_FMC_CLE */
  429. <STM32_PINMUX('D', 12, AF12)>, /* FMC_A17_FMC_ALE */
  430. <STM32_PINMUX('D', 14, AF12)>, /* FMC_D0 */
  431. <STM32_PINMUX('D', 15, AF12)>, /* FMC_D1 */
  432. <STM32_PINMUX('D', 0, AF12)>, /* FMC_D2 */
  433. <STM32_PINMUX('D', 1, AF12)>, /* FMC_D3 */
  434. <STM32_PINMUX('E', 7, AF12)>, /* FMC_D4 */
  435. <STM32_PINMUX('E', 8, AF12)>, /* FMC_D5 */
  436. <STM32_PINMUX('E', 9, AF12)>, /* FMC_D6 */
  437. <STM32_PINMUX('E', 10, AF12)>, /* FMC_D7 */
  438. <STM32_PINMUX('G', 9, AF12)>; /* FMC_NE2_FMC_NCE */
  439. bias-disable;
  440. drive-push-pull;
  441. slew-rate = <1>;
  442. };
  443. pins2 {
  444. pinmux = <STM32_PINMUX('D', 6, AF12)>; /* FMC_NWAIT */
  445. bias-pull-up;
  446. };
  447. };
  448. fmc_sleep_pins_a: fmc-sleep-0 {
  449. pins {
  450. pinmux = <STM32_PINMUX('D', 4, ANALOG)>, /* FMC_NOE */
  451. <STM32_PINMUX('D', 5, ANALOG)>, /* FMC_NWE */
  452. <STM32_PINMUX('D', 11, ANALOG)>, /* FMC_A16_FMC_CLE */
  453. <STM32_PINMUX('D', 12, ANALOG)>, /* FMC_A17_FMC_ALE */
  454. <STM32_PINMUX('D', 14, ANALOG)>, /* FMC_D0 */
  455. <STM32_PINMUX('D', 15, ANALOG)>, /* FMC_D1 */
  456. <STM32_PINMUX('D', 0, ANALOG)>, /* FMC_D2 */
  457. <STM32_PINMUX('D', 1, ANALOG)>, /* FMC_D3 */
  458. <STM32_PINMUX('E', 7, ANALOG)>, /* FMC_D4 */
  459. <STM32_PINMUX('E', 8, ANALOG)>, /* FMC_D5 */
  460. <STM32_PINMUX('E', 9, ANALOG)>, /* FMC_D6 */
  461. <STM32_PINMUX('E', 10, ANALOG)>, /* FMC_D7 */
  462. <STM32_PINMUX('D', 6, ANALOG)>, /* FMC_NWAIT */
  463. <STM32_PINMUX('G', 9, ANALOG)>; /* FMC_NE2_FMC_NCE */
  464. };
  465. };
  466. fmc_pins_b: fmc-1 {
  467. pins {
  468. pinmux = <STM32_PINMUX('D', 4, AF12)>, /* FMC_NOE */
  469. <STM32_PINMUX('D', 5, AF12)>, /* FMC_NWE */
  470. <STM32_PINMUX('B', 7, AF12)>, /* FMC_NL */
  471. <STM32_PINMUX('D', 14, AF12)>, /* FMC_D0 */
  472. <STM32_PINMUX('D', 15, AF12)>, /* FMC_D1 */
  473. <STM32_PINMUX('D', 0, AF12)>, /* FMC_D2 */
  474. <STM32_PINMUX('D', 1, AF12)>, /* FMC_D3 */
  475. <STM32_PINMUX('E', 7, AF12)>, /* FMC_D4 */
  476. <STM32_PINMUX('E', 8, AF12)>, /* FMC_D5 */
  477. <STM32_PINMUX('E', 9, AF12)>, /* FMC_D6 */
  478. <STM32_PINMUX('E', 10, AF12)>, /* FMC_D7 */
  479. <STM32_PINMUX('E', 11, AF12)>, /* FMC_D8 */
  480. <STM32_PINMUX('E', 12, AF12)>, /* FMC_D9 */
  481. <STM32_PINMUX('E', 13, AF12)>, /* FMC_D10 */
  482. <STM32_PINMUX('E', 14, AF12)>, /* FMC_D11 */
  483. <STM32_PINMUX('E', 15, AF12)>, /* FMC_D12 */
  484. <STM32_PINMUX('D', 8, AF12)>, /* FMC_D13 */
  485. <STM32_PINMUX('D', 9, AF12)>, /* FMC_D14 */
  486. <STM32_PINMUX('D', 10, AF12)>, /* FMC_D15 */
  487. <STM32_PINMUX('G', 9, AF12)>, /* FMC_NE2_FMC_NCE */
  488. <STM32_PINMUX('G', 12, AF12)>; /* FMC_NE4 */
  489. bias-disable;
  490. drive-push-pull;
  491. slew-rate = <3>;
  492. };
  493. };
  494. fmc_sleep_pins_b: fmc-sleep-1 {
  495. pins {
  496. pinmux = <STM32_PINMUX('D', 4, ANALOG)>, /* FMC_NOE */
  497. <STM32_PINMUX('D', 5, ANALOG)>, /* FMC_NWE */
  498. <STM32_PINMUX('B', 7, ANALOG)>, /* FMC_NL */
  499. <STM32_PINMUX('D', 14, ANALOG)>, /* FMC_D0 */
  500. <STM32_PINMUX('D', 15, ANALOG)>, /* FMC_D1 */
  501. <STM32_PINMUX('D', 0, ANALOG)>, /* FMC_D2 */
  502. <STM32_PINMUX('D', 1, ANALOG)>, /* FMC_D3 */
  503. <STM32_PINMUX('E', 7, ANALOG)>, /* FMC_D4 */
  504. <STM32_PINMUX('E', 8, ANALOG)>, /* FMC_D5 */
  505. <STM32_PINMUX('E', 9, ANALOG)>, /* FMC_D6 */
  506. <STM32_PINMUX('E', 10, ANALOG)>, /* FMC_D7 */
  507. <STM32_PINMUX('E', 11, ANALOG)>, /* FMC_D8 */
  508. <STM32_PINMUX('E', 12, ANALOG)>, /* FMC_D9 */
  509. <STM32_PINMUX('E', 13, ANALOG)>, /* FMC_D10 */
  510. <STM32_PINMUX('E', 14, ANALOG)>, /* FMC_D11 */
  511. <STM32_PINMUX('E', 15, ANALOG)>, /* FMC_D12 */
  512. <STM32_PINMUX('D', 8, ANALOG)>, /* FMC_D13 */
  513. <STM32_PINMUX('D', 9, ANALOG)>, /* FMC_D14 */
  514. <STM32_PINMUX('D', 10, ANALOG)>, /* FMC_D15 */
  515. <STM32_PINMUX('G', 9, ANALOG)>, /* FMC_NE2_FMC_NCE */
  516. <STM32_PINMUX('G', 12, ANALOG)>; /* FMC_NE4 */
  517. };
  518. };
  519. i2c1_pins_a: i2c1-0 {
  520. pins {
  521. pinmux = <STM32_PINMUX('D', 12, AF5)>, /* I2C1_SCL */
  522. <STM32_PINMUX('F', 15, AF5)>; /* I2C1_SDA */
  523. bias-disable;
  524. drive-open-drain;
  525. slew-rate = <0>;
  526. };
  527. };
  528. i2c1_sleep_pins_a: i2c1-sleep-0 {
  529. pins {
  530. pinmux = <STM32_PINMUX('D', 12, ANALOG)>, /* I2C1_SCL */
  531. <STM32_PINMUX('F', 15, ANALOG)>; /* I2C1_SDA */
  532. };
  533. };
  534. i2c1_pins_b: i2c1-1 {
  535. pins {
  536. pinmux = <STM32_PINMUX('F', 14, AF5)>, /* I2C1_SCL */
  537. <STM32_PINMUX('F', 15, AF5)>; /* I2C1_SDA */
  538. bias-disable;
  539. drive-open-drain;
  540. slew-rate = <0>;
  541. };
  542. };
  543. i2c1_sleep_pins_b: i2c1-sleep-1 {
  544. pins {
  545. pinmux = <STM32_PINMUX('F', 14, ANALOG)>, /* I2C1_SCL */
  546. <STM32_PINMUX('F', 15, ANALOG)>; /* I2C1_SDA */
  547. };
  548. };
  549. i2c2_pins_a: i2c2-0 {
  550. pins {
  551. pinmux = <STM32_PINMUX('H', 4, AF4)>, /* I2C2_SCL */
  552. <STM32_PINMUX('H', 5, AF4)>; /* I2C2_SDA */
  553. bias-disable;
  554. drive-open-drain;
  555. slew-rate = <0>;
  556. };
  557. };
  558. i2c2_sleep_pins_a: i2c2-sleep-0 {
  559. pins {
  560. pinmux = <STM32_PINMUX('H', 4, ANALOG)>, /* I2C2_SCL */
  561. <STM32_PINMUX('H', 5, ANALOG)>; /* I2C2_SDA */
  562. };
  563. };
  564. i2c2_pins_b1: i2c2-1 {
  565. pins {
  566. pinmux = <STM32_PINMUX('H', 5, AF4)>; /* I2C2_SDA */
  567. bias-disable;
  568. drive-open-drain;
  569. slew-rate = <0>;
  570. };
  571. };
  572. i2c2_sleep_pins_b1: i2c2-sleep-1 {
  573. pins {
  574. pinmux = <STM32_PINMUX('H', 5, ANALOG)>; /* I2C2_SDA */
  575. };
  576. };
  577. i2c2_pins_c: i2c2-2 {
  578. pins {
  579. pinmux = <STM32_PINMUX('F', 1, AF4)>, /* I2C2_SCL */
  580. <STM32_PINMUX('H', 5, AF4)>; /* I2C2_SDA */
  581. bias-disable;
  582. drive-open-drain;
  583. slew-rate = <0>;
  584. };
  585. };
  586. i2c2_pins_sleep_c: i2c2-sleep-2 {
  587. pins {
  588. pinmux = <STM32_PINMUX('F', 1, ANALOG)>, /* I2C2_SCL */
  589. <STM32_PINMUX('H', 5, ANALOG)>; /* I2C2_SDA */
  590. };
  591. };
  592. i2c5_pins_a: i2c5-0 {
  593. pins {
  594. pinmux = <STM32_PINMUX('A', 11, AF4)>, /* I2C5_SCL */
  595. <STM32_PINMUX('A', 12, AF4)>; /* I2C5_SDA */
  596. bias-disable;
  597. drive-open-drain;
  598. slew-rate = <0>;
  599. };
  600. };
  601. i2c5_sleep_pins_a: i2c5-sleep-0 {
  602. pins {
  603. pinmux = <STM32_PINMUX('A', 11, ANALOG)>, /* I2C5_SCL */
  604. <STM32_PINMUX('A', 12, ANALOG)>; /* I2C5_SDA */
  605. };
  606. };
  607. i2c5_pins_b: i2c5-1 {
  608. pins {
  609. pinmux = <STM32_PINMUX('D', 0, AF4)>, /* I2C5_SCL */
  610. <STM32_PINMUX('D', 1, AF4)>; /* I2C5_SDA */
  611. bias-disable;
  612. drive-open-drain;
  613. slew-rate = <0>;
  614. };
  615. };
  616. i2c5_sleep_pins_b: i2c5-sleep-1 {
  617. pins {
  618. pinmux = <STM32_PINMUX('D', 0, ANALOG)>, /* I2C5_SCL */
  619. <STM32_PINMUX('D', 1, ANALOG)>; /* I2C5_SDA */
  620. };
  621. };
  622. i2s2_pins_a: i2s2-0 {
  623. pins {
  624. pinmux = <STM32_PINMUX('I', 3, AF5)>, /* I2S2_SDO */
  625. <STM32_PINMUX('B', 9, AF5)>, /* I2S2_WS */
  626. <STM32_PINMUX('A', 9, AF5)>; /* I2S2_CK */
  627. slew-rate = <1>;
  628. drive-push-pull;
  629. bias-disable;
  630. };
  631. };
  632. i2s2_sleep_pins_a: i2s2-sleep-0 {
  633. pins {
  634. pinmux = <STM32_PINMUX('I', 3, ANALOG)>, /* I2S2_SDO */
  635. <STM32_PINMUX('B', 9, ANALOG)>, /* I2S2_WS */
  636. <STM32_PINMUX('A', 9, ANALOG)>; /* I2S2_CK */
  637. };
  638. };
  639. ltdc_pins_a: ltdc-0 {
  640. pins {
  641. pinmux = <STM32_PINMUX('G', 7, AF14)>, /* LCD_CLK */
  642. <STM32_PINMUX('I', 10, AF14)>, /* LCD_HSYNC */
  643. <STM32_PINMUX('I', 9, AF14)>, /* LCD_VSYNC */
  644. <STM32_PINMUX('F', 10, AF14)>, /* LCD_DE */
  645. <STM32_PINMUX('H', 2, AF14)>, /* LCD_R0 */
  646. <STM32_PINMUX('H', 3, AF14)>, /* LCD_R1 */
  647. <STM32_PINMUX('H', 8, AF14)>, /* LCD_R2 */
  648. <STM32_PINMUX('H', 9, AF14)>, /* LCD_R3 */
  649. <STM32_PINMUX('H', 10, AF14)>, /* LCD_R4 */
  650. <STM32_PINMUX('C', 0, AF14)>, /* LCD_R5 */
  651. <STM32_PINMUX('H', 12, AF14)>, /* LCD_R6 */
  652. <STM32_PINMUX('E', 15, AF14)>, /* LCD_R7 */
  653. <STM32_PINMUX('E', 5, AF14)>, /* LCD_G0 */
  654. <STM32_PINMUX('E', 6, AF14)>, /* LCD_G1 */
  655. <STM32_PINMUX('H', 13, AF14)>, /* LCD_G2 */
  656. <STM32_PINMUX('H', 14, AF14)>, /* LCD_G3 */
  657. <STM32_PINMUX('H', 15, AF14)>, /* LCD_G4 */
  658. <STM32_PINMUX('I', 0, AF14)>, /* LCD_G5 */
  659. <STM32_PINMUX('I', 1, AF14)>, /* LCD_G6 */
  660. <STM32_PINMUX('I', 2, AF14)>, /* LCD_G7 */
  661. <STM32_PINMUX('D', 9, AF14)>, /* LCD_B0 */
  662. <STM32_PINMUX('G', 12, AF14)>, /* LCD_B1 */
  663. <STM32_PINMUX('G', 10, AF14)>, /* LCD_B2 */
  664. <STM32_PINMUX('D', 10, AF14)>, /* LCD_B3 */
  665. <STM32_PINMUX('I', 4, AF14)>, /* LCD_B4 */
  666. <STM32_PINMUX('A', 3, AF14)>, /* LCD_B5 */
  667. <STM32_PINMUX('B', 8, AF14)>, /* LCD_B6 */
  668. <STM32_PINMUX('D', 8, AF14)>; /* LCD_B7 */
  669. bias-disable;
  670. drive-push-pull;
  671. slew-rate = <1>;
  672. };
  673. };
  674. ltdc_sleep_pins_a: ltdc-sleep-0 {
  675. pins {
  676. pinmux = <STM32_PINMUX('G', 7, ANALOG)>, /* LCD_CLK */
  677. <STM32_PINMUX('I', 10, ANALOG)>, /* LCD_HSYNC */
  678. <STM32_PINMUX('I', 9, ANALOG)>, /* LCD_VSYNC */
  679. <STM32_PINMUX('F', 10, ANALOG)>, /* LCD_DE */
  680. <STM32_PINMUX('H', 2, ANALOG)>, /* LCD_R0 */
  681. <STM32_PINMUX('H', 3, ANALOG)>, /* LCD_R1 */
  682. <STM32_PINMUX('H', 8, ANALOG)>, /* LCD_R2 */
  683. <STM32_PINMUX('H', 9, ANALOG)>, /* LCD_R3 */
  684. <STM32_PINMUX('H', 10, ANALOG)>, /* LCD_R4 */
  685. <STM32_PINMUX('C', 0, ANALOG)>, /* LCD_R5 */
  686. <STM32_PINMUX('H', 12, ANALOG)>, /* LCD_R6 */
  687. <STM32_PINMUX('E', 15, ANALOG)>, /* LCD_R7 */
  688. <STM32_PINMUX('E', 5, ANALOG)>, /* LCD_G0 */
  689. <STM32_PINMUX('E', 6, ANALOG)>, /* LCD_G1 */
  690. <STM32_PINMUX('H', 13, ANALOG)>, /* LCD_G2 */
  691. <STM32_PINMUX('H', 14, ANALOG)>, /* LCD_G3 */
  692. <STM32_PINMUX('H', 15, ANALOG)>, /* LCD_G4 */
  693. <STM32_PINMUX('I', 0, ANALOG)>, /* LCD_G5 */
  694. <STM32_PINMUX('I', 1, ANALOG)>, /* LCD_G6 */
  695. <STM32_PINMUX('I', 2, ANALOG)>, /* LCD_G7 */
  696. <STM32_PINMUX('D', 9, ANALOG)>, /* LCD_B0 */
  697. <STM32_PINMUX('G', 12, ANALOG)>, /* LCD_B1 */
  698. <STM32_PINMUX('G', 10, ANALOG)>, /* LCD_B2 */
  699. <STM32_PINMUX('D', 10, ANALOG)>, /* LCD_B3 */
  700. <STM32_PINMUX('I', 4, ANALOG)>, /* LCD_B4 */
  701. <STM32_PINMUX('A', 3, ANALOG)>, /* LCD_B5 */
  702. <STM32_PINMUX('B', 8, ANALOG)>, /* LCD_B6 */
  703. <STM32_PINMUX('D', 8, ANALOG)>; /* LCD_B7 */
  704. };
  705. };
  706. ltdc_pins_b: ltdc-1 {
  707. pins {
  708. pinmux = <STM32_PINMUX('I', 14, AF14)>, /* LCD_CLK */
  709. <STM32_PINMUX('I', 12, AF14)>, /* LCD_HSYNC */
  710. <STM32_PINMUX('I', 13, AF14)>, /* LCD_VSYNC */
  711. <STM32_PINMUX('K', 7, AF14)>, /* LCD_DE */
  712. <STM32_PINMUX('I', 15, AF14)>, /* LCD_R0 */
  713. <STM32_PINMUX('J', 0, AF14)>, /* LCD_R1 */
  714. <STM32_PINMUX('J', 1, AF14)>, /* LCD_R2 */
  715. <STM32_PINMUX('J', 2, AF14)>, /* LCD_R3 */
  716. <STM32_PINMUX('J', 3, AF14)>, /* LCD_R4 */
  717. <STM32_PINMUX('J', 4, AF14)>, /* LCD_R5 */
  718. <STM32_PINMUX('J', 5, AF14)>, /* LCD_R6 */
  719. <STM32_PINMUX('J', 6, AF14)>, /* LCD_R7 */
  720. <STM32_PINMUX('J', 7, AF14)>, /* LCD_G0 */
  721. <STM32_PINMUX('J', 8, AF14)>, /* LCD_G1 */
  722. <STM32_PINMUX('J', 9, AF14)>, /* LCD_G2 */
  723. <STM32_PINMUX('J', 10, AF14)>, /* LCD_G3 */
  724. <STM32_PINMUX('J', 11, AF14)>, /* LCD_G4 */
  725. <STM32_PINMUX('K', 0, AF14)>, /* LCD_G5 */
  726. <STM32_PINMUX('K', 1, AF14)>, /* LCD_G6 */
  727. <STM32_PINMUX('K', 2, AF14)>, /* LCD_G7 */
  728. <STM32_PINMUX('J', 12, AF14)>, /* LCD_B0 */
  729. <STM32_PINMUX('J', 13, AF14)>, /* LCD_B1 */
  730. <STM32_PINMUX('J', 14, AF14)>, /* LCD_B2 */
  731. <STM32_PINMUX('J', 15, AF14)>, /* LCD_B3 */
  732. <STM32_PINMUX('K', 3, AF14)>, /* LCD_B4 */
  733. <STM32_PINMUX('K', 4, AF14)>, /* LCD_B5 */
  734. <STM32_PINMUX('K', 5, AF14)>, /* LCD_B6 */
  735. <STM32_PINMUX('K', 6, AF14)>; /* LCD_B7 */
  736. bias-disable;
  737. drive-push-pull;
  738. slew-rate = <1>;
  739. };
  740. };
  741. ltdc_sleep_pins_b: ltdc-sleep-1 {
  742. pins {
  743. pinmux = <STM32_PINMUX('I', 14, ANALOG)>, /* LCD_CLK */
  744. <STM32_PINMUX('I', 12, ANALOG)>, /* LCD_HSYNC */
  745. <STM32_PINMUX('I', 13, ANALOG)>, /* LCD_VSYNC */
  746. <STM32_PINMUX('K', 7, ANALOG)>, /* LCD_DE */
  747. <STM32_PINMUX('I', 15, ANALOG)>, /* LCD_R0 */
  748. <STM32_PINMUX('J', 0, ANALOG)>, /* LCD_R1 */
  749. <STM32_PINMUX('J', 1, ANALOG)>, /* LCD_R2 */
  750. <STM32_PINMUX('J', 2, ANALOG)>, /* LCD_R3 */
  751. <STM32_PINMUX('J', 3, ANALOG)>, /* LCD_R4 */
  752. <STM32_PINMUX('J', 4, ANALOG)>, /* LCD_R5 */
  753. <STM32_PINMUX('J', 5, ANALOG)>, /* LCD_R6 */
  754. <STM32_PINMUX('J', 6, ANALOG)>, /* LCD_R7 */
  755. <STM32_PINMUX('J', 7, ANALOG)>, /* LCD_G0 */
  756. <STM32_PINMUX('J', 8, ANALOG)>, /* LCD_G1 */
  757. <STM32_PINMUX('J', 9, ANALOG)>, /* LCD_G2 */
  758. <STM32_PINMUX('J', 10, ANALOG)>, /* LCD_G3 */
  759. <STM32_PINMUX('J', 11, ANALOG)>, /* LCD_G4 */
  760. <STM32_PINMUX('K', 0, ANALOG)>, /* LCD_G5 */
  761. <STM32_PINMUX('K', 1, ANALOG)>, /* LCD_G6 */
  762. <STM32_PINMUX('K', 2, ANALOG)>, /* LCD_G7 */
  763. <STM32_PINMUX('J', 12, ANALOG)>, /* LCD_B0 */
  764. <STM32_PINMUX('J', 13, ANALOG)>, /* LCD_B1 */
  765. <STM32_PINMUX('J', 14, ANALOG)>, /* LCD_B2 */
  766. <STM32_PINMUX('J', 15, ANALOG)>, /* LCD_B3 */
  767. <STM32_PINMUX('K', 3, ANALOG)>, /* LCD_B4 */
  768. <STM32_PINMUX('K', 4, ANALOG)>, /* LCD_B5 */
  769. <STM32_PINMUX('K', 5, ANALOG)>, /* LCD_B6 */
  770. <STM32_PINMUX('K', 6, ANALOG)>; /* LCD_B7 */
  771. };
  772. };
  773. ltdc_pins_c: ltdc-2 {
  774. pins1 {
  775. pinmux = <STM32_PINMUX('B', 1, AF9)>, /* LTDC_R6 */
  776. <STM32_PINMUX('B', 9, AF14)>, /* LTDC_B7 */
  777. <STM32_PINMUX('C', 0, AF14)>, /* LTDC_R5 */
  778. <STM32_PINMUX('D', 3, AF14)>, /* LTDC_G7 */
  779. <STM32_PINMUX('D', 6, AF14)>, /* LTDC_B2 */
  780. <STM32_PINMUX('D', 10, AF14)>, /* LTDC_B3 */
  781. <STM32_PINMUX('E', 11, AF14)>, /* LTDC_G3 */
  782. <STM32_PINMUX('E', 12, AF14)>, /* LTDC_B4 */
  783. <STM32_PINMUX('E', 13, AF14)>, /* LTDC_DE */
  784. <STM32_PINMUX('E', 15, AF14)>, /* LTDC_R7 */
  785. <STM32_PINMUX('H', 4, AF9)>, /* LTDC_G5 */
  786. <STM32_PINMUX('H', 8, AF14)>, /* LTDC_R2 */
  787. <STM32_PINMUX('H', 9, AF14)>, /* LTDC_R3 */
  788. <STM32_PINMUX('H', 10, AF14)>, /* LTDC_R4 */
  789. <STM32_PINMUX('H', 13, AF14)>, /* LTDC_G2 */
  790. <STM32_PINMUX('H', 15, AF14)>, /* LTDC_G4 */
  791. <STM32_PINMUX('I', 1, AF14)>, /* LTDC_G6 */
  792. <STM32_PINMUX('I', 5, AF14)>, /* LTDC_B5 */
  793. <STM32_PINMUX('I', 6, AF14)>, /* LTDC_B6 */
  794. <STM32_PINMUX('I', 9, AF14)>, /* LTDC_VSYNC */
  795. <STM32_PINMUX('I', 10, AF14)>; /* LTDC_HSYNC */
  796. bias-disable;
  797. drive-push-pull;
  798. slew-rate = <0>;
  799. };
  800. pins2 {
  801. pinmux = <STM32_PINMUX('E', 14, AF14)>; /* LTDC_CLK */
  802. bias-disable;
  803. drive-push-pull;
  804. slew-rate = <1>;
  805. };
  806. };
  807. ltdc_sleep_pins_c: ltdc-sleep-2 {
  808. pins1 {
  809. pinmux = <STM32_PINMUX('B', 1, ANALOG)>, /* LTDC_R6 */
  810. <STM32_PINMUX('B', 9, ANALOG)>, /* LTDC_B7 */
  811. <STM32_PINMUX('C', 0, ANALOG)>, /* LTDC_R5 */
  812. <STM32_PINMUX('D', 3, ANALOG)>, /* LTDC_G7 */
  813. <STM32_PINMUX('D', 6, ANALOG)>, /* LTDC_B2 */
  814. <STM32_PINMUX('D', 10, ANALOG)>, /* LTDC_B3 */
  815. <STM32_PINMUX('E', 11, ANALOG)>, /* LTDC_G3 */
  816. <STM32_PINMUX('E', 12, ANALOG)>, /* LTDC_B4 */
  817. <STM32_PINMUX('E', 13, ANALOG)>, /* LTDC_DE */
  818. <STM32_PINMUX('E', 15, ANALOG)>, /* LTDC_R7 */
  819. <STM32_PINMUX('H', 4, ANALOG)>, /* LTDC_G5 */
  820. <STM32_PINMUX('H', 8, ANALOG)>, /* LTDC_R2 */
  821. <STM32_PINMUX('H', 9, ANALOG)>, /* LTDC_R3 */
  822. <STM32_PINMUX('H', 10, ANALOG)>, /* LTDC_R4 */
  823. <STM32_PINMUX('H', 13, ANALOG)>, /* LTDC_G2 */
  824. <STM32_PINMUX('H', 15, ANALOG)>, /* LTDC_G4 */
  825. <STM32_PINMUX('I', 1, ANALOG)>, /* LTDC_G6 */
  826. <STM32_PINMUX('I', 5, ANALOG)>, /* LTDC_B5 */
  827. <STM32_PINMUX('I', 6, ANALOG)>, /* LTDC_B6 */
  828. <STM32_PINMUX('I', 9, ANALOG)>, /* LTDC_VSYNC */
  829. <STM32_PINMUX('I', 10, ANALOG)>, /* LTDC_HSYNC */
  830. <STM32_PINMUX('E', 14, ANALOG)>; /* LTDC_CLK */
  831. };
  832. };
  833. ltdc_pins_d: ltdc-3 {
  834. pins1 {
  835. pinmux = <STM32_PINMUX('G', 7, AF14)>; /* LCD_CLK */
  836. bias-disable;
  837. drive-push-pull;
  838. slew-rate = <3>;
  839. };
  840. pins2 {
  841. pinmux = <STM32_PINMUX('I', 10, AF14)>, /* LCD_HSYNC */
  842. <STM32_PINMUX('I', 9, AF14)>, /* LCD_VSYNC */
  843. <STM32_PINMUX('E', 13, AF14)>, /* LCD_DE */
  844. <STM32_PINMUX('G', 13, AF14)>, /* LCD_R0 */
  845. <STM32_PINMUX('H', 3, AF14)>, /* LCD_R1 */
  846. <STM32_PINMUX('H', 8, AF14)>, /* LCD_R2 */
  847. <STM32_PINMUX('H', 9, AF14)>, /* LCD_R3 */
  848. <STM32_PINMUX('A', 5, AF14)>, /* LCD_R4 */
  849. <STM32_PINMUX('H', 11, AF14)>, /* LCD_R5 */
  850. <STM32_PINMUX('H', 12, AF14)>, /* LCD_R6 */
  851. <STM32_PINMUX('E', 15, AF14)>, /* LCD_R7 */
  852. <STM32_PINMUX('E', 5, AF14)>, /* LCD_G0 */
  853. <STM32_PINMUX('B', 0, AF14)>, /* LCD_G1 */
  854. <STM32_PINMUX('H', 13, AF14)>, /* LCD_G2 */
  855. <STM32_PINMUX('E', 11, AF14)>, /* LCD_G3 */
  856. <STM32_PINMUX('H', 15, AF14)>, /* LCD_G4 */
  857. <STM32_PINMUX('H', 4, AF9)>, /* LCD_G5 */
  858. <STM32_PINMUX('I', 11, AF9)>, /* LCD_G6 */
  859. <STM32_PINMUX('G', 8, AF14)>, /* LCD_G7 */
  860. <STM32_PINMUX('D', 9, AF14)>, /* LCD_B0 */
  861. <STM32_PINMUX('G', 12, AF14)>, /* LCD_B1 */
  862. <STM32_PINMUX('G', 10, AF14)>, /* LCD_B2 */
  863. <STM32_PINMUX('D', 10, AF14)>, /* LCD_B3 */
  864. <STM32_PINMUX('E', 12, AF14)>, /* LCD_B4 */
  865. <STM32_PINMUX('A', 3, AF14)>, /* LCD_B5 */
  866. <STM32_PINMUX('B', 8, AF14)>, /* LCD_B6 */
  867. <STM32_PINMUX('I', 7, AF14)>; /* LCD_B7 */
  868. bias-disable;
  869. drive-push-pull;
  870. slew-rate = <2>;
  871. };
  872. };
  873. ltdc_sleep_pins_d: ltdc-sleep-3 {
  874. pins {
  875. pinmux = <STM32_PINMUX('G', 7, ANALOG)>, /* LCD_CLK */
  876. <STM32_PINMUX('I', 10, ANALOG)>, /* LCD_HSYNC */
  877. <STM32_PINMUX('I', 9, ANALOG)>, /* LCD_VSYNC */
  878. <STM32_PINMUX('E', 13, ANALOG)>, /* LCD_DE */
  879. <STM32_PINMUX('G', 13, ANALOG)>, /* LCD_R0 */
  880. <STM32_PINMUX('H', 3, ANALOG)>, /* LCD_R1 */
  881. <STM32_PINMUX('H', 8, ANALOG)>, /* LCD_R2 */
  882. <STM32_PINMUX('H', 9, ANALOG)>, /* LCD_R3 */
  883. <STM32_PINMUX('A', 5, ANALOG)>, /* LCD_R4 */
  884. <STM32_PINMUX('H', 11, ANALOG)>, /* LCD_R5 */
  885. <STM32_PINMUX('H', 12, ANALOG)>, /* LCD_R6 */
  886. <STM32_PINMUX('E', 15, ANALOG)>, /* LCD_R7 */
  887. <STM32_PINMUX('E', 5, ANALOG)>, /* LCD_G0 */
  888. <STM32_PINMUX('B', 0, ANALOG)>, /* LCD_G1 */
  889. <STM32_PINMUX('H', 13, ANALOG)>, /* LCD_G2 */
  890. <STM32_PINMUX('E', 11, ANALOG)>, /* LCD_G3 */
  891. <STM32_PINMUX('H', 15, ANALOG)>, /* LCD_G4 */
  892. <STM32_PINMUX('H', 4, ANALOG)>, /* LCD_G5 */
  893. <STM32_PINMUX('I', 11, ANALOG)>, /* LCD_G6 */
  894. <STM32_PINMUX('G', 8, ANALOG)>, /* LCD_G7 */
  895. <STM32_PINMUX('D', 9, ANALOG)>, /* LCD_B0 */
  896. <STM32_PINMUX('G', 12, ANALOG)>, /* LCD_B1 */
  897. <STM32_PINMUX('G', 10, ANALOG)>, /* LCD_B2 */
  898. <STM32_PINMUX('D', 10, ANALOG)>, /* LCD_B3 */
  899. <STM32_PINMUX('E', 12, ANALOG)>, /* LCD_B4 */
  900. <STM32_PINMUX('A', 3, ANALOG)>, /* LCD_B5 */
  901. <STM32_PINMUX('B', 8, ANALOG)>, /* LCD_B6 */
  902. <STM32_PINMUX('I', 7, ANALOG)>; /* LCD_B7 */
  903. };
  904. };
  905. mco1_pins_a: mco1-0 {
  906. pins {
  907. pinmux = <STM32_PINMUX('A', 13, AF2)>; /* MCO1 */
  908. bias-disable;
  909. drive-push-pull;
  910. slew-rate = <1>;
  911. };
  912. };
  913. mco1_sleep_pins_a: mco1-sleep-0 {
  914. pins {
  915. pinmux = <STM32_PINMUX('A', 13, ANALOG)>; /* MCO1 */
  916. };
  917. };
  918. mco2_pins_a: mco2-0 {
  919. pins {
  920. pinmux = <STM32_PINMUX('G', 2, AF1)>; /* MCO2 */
  921. bias-disable;
  922. drive-push-pull;
  923. slew-rate = <2>;
  924. };
  925. };
  926. mco2_sleep_pins_a: mco2-sleep-0 {
  927. pins {
  928. pinmux = <STM32_PINMUX('G', 2, ANALOG)>; /* MCO2 */
  929. };
  930. };
  931. m_can1_pins_a: m-can1-0 {
  932. pins1 {
  933. pinmux = <STM32_PINMUX('H', 13, AF9)>; /* CAN1_TX */
  934. slew-rate = <1>;
  935. drive-push-pull;
  936. bias-disable;
  937. };
  938. pins2 {
  939. pinmux = <STM32_PINMUX('I', 9, AF9)>; /* CAN1_RX */
  940. bias-disable;
  941. };
  942. };
  943. m_can1_sleep_pins_a: m_can1-sleep-0 {
  944. pins {
  945. pinmux = <STM32_PINMUX('H', 13, ANALOG)>, /* CAN1_TX */
  946. <STM32_PINMUX('I', 9, ANALOG)>; /* CAN1_RX */
  947. };
  948. };
  949. m_can1_pins_b: m-can1-1 {
  950. pins1 {
  951. pinmux = <STM32_PINMUX('A', 12, AF9)>; /* CAN1_TX */
  952. slew-rate = <1>;
  953. drive-push-pull;
  954. bias-disable;
  955. };
  956. pins2 {
  957. pinmux = <STM32_PINMUX('A', 11, AF9)>; /* CAN1_RX */
  958. bias-disable;
  959. };
  960. };
  961. m_can1_sleep_pins_b: m_can1-sleep-1 {
  962. pins {
  963. pinmux = <STM32_PINMUX('A', 12, ANALOG)>, /* CAN1_TX */
  964. <STM32_PINMUX('A', 11, ANALOG)>; /* CAN1_RX */
  965. };
  966. };
  967. m_can1_pins_c: m-can1-2 {
  968. pins1 {
  969. pinmux = <STM32_PINMUX('H', 13, AF9)>; /* CAN1_TX */
  970. slew-rate = <1>;
  971. drive-push-pull;
  972. bias-disable;
  973. };
  974. pins2 {
  975. pinmux = <STM32_PINMUX('H', 14, AF9)>; /* CAN1_RX */
  976. bias-disable;
  977. };
  978. };
  979. m_can1_sleep_pins_c: m_can1-sleep-2 {
  980. pins {
  981. pinmux = <STM32_PINMUX('H', 13, ANALOG)>, /* CAN1_TX */
  982. <STM32_PINMUX('H', 14, ANALOG)>; /* CAN1_RX */
  983. };
  984. };
  985. m_can2_pins_a: m-can2-0 {
  986. pins1 {
  987. pinmux = <STM32_PINMUX('B', 13, AF9)>; /* CAN2_TX */
  988. slew-rate = <1>;
  989. drive-push-pull;
  990. bias-disable;
  991. };
  992. pins2 {
  993. pinmux = <STM32_PINMUX('B', 5, AF9)>; /* CAN2_RX */
  994. bias-disable;
  995. };
  996. };
  997. m_can2_sleep_pins_a: m_can2-sleep-0 {
  998. pins {
  999. pinmux = <STM32_PINMUX('B', 13, ANALOG)>, /* CAN2_TX */
  1000. <STM32_PINMUX('B', 5, ANALOG)>; /* CAN2_RX */
  1001. };
  1002. };
  1003. pwm1_pins_a: pwm1-0 {
  1004. pins {
  1005. pinmux = <STM32_PINMUX('E', 9, AF1)>, /* TIM1_CH1 */
  1006. <STM32_PINMUX('E', 11, AF1)>, /* TIM1_CH2 */
  1007. <STM32_PINMUX('E', 14, AF1)>; /* TIM1_CH4 */
  1008. bias-pull-down;
  1009. drive-push-pull;
  1010. slew-rate = <0>;
  1011. };
  1012. };
  1013. pwm1_sleep_pins_a: pwm1-sleep-0 {
  1014. pins {
  1015. pinmux = <STM32_PINMUX('E', 9, ANALOG)>, /* TIM1_CH1 */
  1016. <STM32_PINMUX('E', 11, ANALOG)>, /* TIM1_CH2 */
  1017. <STM32_PINMUX('E', 14, ANALOG)>; /* TIM1_CH4 */
  1018. };
  1019. };
  1020. pwm1_pins_b: pwm1-1 {
  1021. pins {
  1022. pinmux = <STM32_PINMUX('E', 9, AF1)>; /* TIM1_CH1 */
  1023. bias-pull-down;
  1024. drive-push-pull;
  1025. slew-rate = <0>;
  1026. };
  1027. };
  1028. pwm1_sleep_pins_b: pwm1-sleep-1 {
  1029. pins {
  1030. pinmux = <STM32_PINMUX('E', 9, ANALOG)>; /* TIM1_CH1 */
  1031. };
  1032. };
  1033. pwm2_pins_a: pwm2-0 {
  1034. pins {
  1035. pinmux = <STM32_PINMUX('A', 3, AF1)>; /* TIM2_CH4 */
  1036. bias-pull-down;
  1037. drive-push-pull;
  1038. slew-rate = <0>;
  1039. };
  1040. };
  1041. pwm2_sleep_pins_a: pwm2-sleep-0 {
  1042. pins {
  1043. pinmux = <STM32_PINMUX('A', 3, ANALOG)>; /* TIM2_CH4 */
  1044. };
  1045. };
  1046. pwm3_pins_a: pwm3-0 {
  1047. pins {
  1048. pinmux = <STM32_PINMUX('C', 7, AF2)>; /* TIM3_CH2 */
  1049. bias-pull-down;
  1050. drive-push-pull;
  1051. slew-rate = <0>;
  1052. };
  1053. };
  1054. pwm3_sleep_pins_a: pwm3-sleep-0 {
  1055. pins {
  1056. pinmux = <STM32_PINMUX('C', 7, ANALOG)>; /* TIM3_CH2 */
  1057. };
  1058. };
  1059. pwm3_pins_b: pwm3-1 {
  1060. pins {
  1061. pinmux = <STM32_PINMUX('B', 5, AF2)>; /* TIM3_CH2 */
  1062. bias-disable;
  1063. drive-push-pull;
  1064. slew-rate = <0>;
  1065. };
  1066. };
  1067. pwm3_sleep_pins_b: pwm3-sleep-1 {
  1068. pins {
  1069. pinmux = <STM32_PINMUX('B', 5, ANALOG)>; /* TIM3_CH2 */
  1070. };
  1071. };
  1072. pwm4_pins_a: pwm4-0 {
  1073. pins {
  1074. pinmux = <STM32_PINMUX('D', 14, AF2)>, /* TIM4_CH3 */
  1075. <STM32_PINMUX('D', 15, AF2)>; /* TIM4_CH4 */
  1076. bias-pull-down;
  1077. drive-push-pull;
  1078. slew-rate = <0>;
  1079. };
  1080. };
  1081. pwm4_sleep_pins_a: pwm4-sleep-0 {
  1082. pins {
  1083. pinmux = <STM32_PINMUX('D', 14, ANALOG)>, /* TIM4_CH3 */
  1084. <STM32_PINMUX('D', 15, ANALOG)>; /* TIM4_CH4 */
  1085. };
  1086. };
  1087. pwm4_pins_b: pwm4-1 {
  1088. pins {
  1089. pinmux = <STM32_PINMUX('D', 13, AF2)>; /* TIM4_CH2 */
  1090. bias-pull-down;
  1091. drive-push-pull;
  1092. slew-rate = <0>;
  1093. };
  1094. };
  1095. pwm4_sleep_pins_b: pwm4-sleep-1 {
  1096. pins {
  1097. pinmux = <STM32_PINMUX('D', 13, ANALOG)>; /* TIM4_CH2 */
  1098. };
  1099. };
  1100. pwm5_pins_a: pwm5-0 {
  1101. pins {
  1102. pinmux = <STM32_PINMUX('H', 11, AF2)>; /* TIM5_CH2 */
  1103. bias-pull-down;
  1104. drive-push-pull;
  1105. slew-rate = <0>;
  1106. };
  1107. };
  1108. pwm5_sleep_pins_a: pwm5-sleep-0 {
  1109. pins {
  1110. pinmux = <STM32_PINMUX('H', 11, ANALOG)>; /* TIM5_CH2 */
  1111. };
  1112. };
  1113. pwm5_pins_b: pwm5-1 {
  1114. pins {
  1115. pinmux = <STM32_PINMUX('H', 11, AF2)>, /* TIM5_CH2 */
  1116. <STM32_PINMUX('H', 12, AF2)>, /* TIM5_CH3 */
  1117. <STM32_PINMUX('I', 0, AF2)>; /* TIM5_CH4 */
  1118. bias-disable;
  1119. drive-push-pull;
  1120. slew-rate = <0>;
  1121. };
  1122. };
  1123. pwm5_sleep_pins_b: pwm5-sleep-1 {
  1124. pins {
  1125. pinmux = <STM32_PINMUX('H', 11, ANALOG)>, /* TIM5_CH2 */
  1126. <STM32_PINMUX('H', 12, ANALOG)>, /* TIM5_CH3 */
  1127. <STM32_PINMUX('I', 0, ANALOG)>; /* TIM5_CH4 */
  1128. };
  1129. };
  1130. pwm8_pins_a: pwm8-0 {
  1131. pins {
  1132. pinmux = <STM32_PINMUX('I', 2, AF3)>; /* TIM8_CH4 */
  1133. bias-pull-down;
  1134. drive-push-pull;
  1135. slew-rate = <0>;
  1136. };
  1137. };
  1138. pwm8_sleep_pins_a: pwm8-sleep-0 {
  1139. pins {
  1140. pinmux = <STM32_PINMUX('I', 2, ANALOG)>; /* TIM8_CH4 */
  1141. };
  1142. };
  1143. pwm12_pins_a: pwm12-0 {
  1144. pins {
  1145. pinmux = <STM32_PINMUX('H', 6, AF2)>; /* TIM12_CH1 */
  1146. bias-pull-down;
  1147. drive-push-pull;
  1148. slew-rate = <0>;
  1149. };
  1150. };
  1151. pwm12_sleep_pins_a: pwm12-sleep-0 {
  1152. pins {
  1153. pinmux = <STM32_PINMUX('H', 6, ANALOG)>; /* TIM12_CH1 */
  1154. };
  1155. };
  1156. qspi_clk_pins_a: qspi-clk-0 {
  1157. pins {
  1158. pinmux = <STM32_PINMUX('F', 10, AF9)>; /* QSPI_CLK */
  1159. bias-disable;
  1160. drive-push-pull;
  1161. slew-rate = <3>;
  1162. };
  1163. };
  1164. qspi_clk_sleep_pins_a: qspi-clk-sleep-0 {
  1165. pins {
  1166. pinmux = <STM32_PINMUX('F', 10, ANALOG)>; /* QSPI_CLK */
  1167. };
  1168. };
  1169. qspi_bk1_pins_a: qspi-bk1-0 {
  1170. pins {
  1171. pinmux = <STM32_PINMUX('F', 8, AF10)>, /* QSPI_BK1_IO0 */
  1172. <STM32_PINMUX('F', 9, AF10)>, /* QSPI_BK1_IO1 */
  1173. <STM32_PINMUX('F', 7, AF9)>, /* QSPI_BK1_IO2 */
  1174. <STM32_PINMUX('F', 6, AF9)>; /* QSPI_BK1_IO3 */
  1175. bias-disable;
  1176. drive-push-pull;
  1177. slew-rate = <1>;
  1178. };
  1179. };
  1180. qspi_bk1_sleep_pins_a: qspi-bk1-sleep-0 {
  1181. pins {
  1182. pinmux = <STM32_PINMUX('F', 8, ANALOG)>, /* QSPI_BK1_IO0 */
  1183. <STM32_PINMUX('F', 9, ANALOG)>, /* QSPI_BK1_IO1 */
  1184. <STM32_PINMUX('F', 7, ANALOG)>, /* QSPI_BK1_IO2 */
  1185. <STM32_PINMUX('F', 6, ANALOG)>; /* QSPI_BK1_IO3 */
  1186. };
  1187. };
  1188. qspi_bk2_pins_a: qspi-bk2-0 {
  1189. pins {
  1190. pinmux = <STM32_PINMUX('H', 2, AF9)>, /* QSPI_BK2_IO0 */
  1191. <STM32_PINMUX('H', 3, AF9)>, /* QSPI_BK2_IO1 */
  1192. <STM32_PINMUX('G', 10, AF11)>, /* QSPI_BK2_IO2 */
  1193. <STM32_PINMUX('G', 7, AF11)>; /* QSPI_BK2_IO3 */
  1194. bias-disable;
  1195. drive-push-pull;
  1196. slew-rate = <1>;
  1197. };
  1198. };
  1199. qspi_bk2_sleep_pins_a: qspi-bk2-sleep-0 {
  1200. pins {
  1201. pinmux = <STM32_PINMUX('H', 2, ANALOG)>, /* QSPI_BK2_IO0 */
  1202. <STM32_PINMUX('H', 3, ANALOG)>, /* QSPI_BK2_IO1 */
  1203. <STM32_PINMUX('G', 10, ANALOG)>, /* QSPI_BK2_IO2 */
  1204. <STM32_PINMUX('G', 7, ANALOG)>; /* QSPI_BK2_IO3 */
  1205. };
  1206. };
  1207. qspi_cs1_pins_a: qspi-cs1-0 {
  1208. pins {
  1209. pinmux = <STM32_PINMUX('B', 6, AF10)>; /* QSPI_BK1_NCS */
  1210. bias-pull-up;
  1211. drive-push-pull;
  1212. slew-rate = <1>;
  1213. };
  1214. };
  1215. qspi_cs1_sleep_pins_a: qspi-cs1-sleep-0 {
  1216. pins {
  1217. pinmux = <STM32_PINMUX('B', 6, ANALOG)>; /* QSPI_BK1_NCS */
  1218. };
  1219. };
  1220. qspi_cs2_pins_a: qspi-cs2-0 {
  1221. pins {
  1222. pinmux = <STM32_PINMUX('C', 0, AF10)>; /* QSPI_BK2_NCS */
  1223. bias-pull-up;
  1224. drive-push-pull;
  1225. slew-rate = <1>;
  1226. };
  1227. };
  1228. qspi_cs2_sleep_pins_a: qspi-cs2-sleep-0 {
  1229. pins {
  1230. pinmux = <STM32_PINMUX('C', 0, ANALOG)>; /* QSPI_BK2_NCS */
  1231. };
  1232. };
  1233. sai2a_pins_a: sai2a-0 {
  1234. pins {
  1235. pinmux = <STM32_PINMUX('I', 5, AF10)>, /* SAI2_SCK_A */
  1236. <STM32_PINMUX('I', 6, AF10)>, /* SAI2_SD_A */
  1237. <STM32_PINMUX('I', 7, AF10)>, /* SAI2_FS_A */
  1238. <STM32_PINMUX('E', 0, AF10)>; /* SAI2_MCLK_A */
  1239. slew-rate = <0>;
  1240. drive-push-pull;
  1241. bias-disable;
  1242. };
  1243. };
  1244. sai2a_sleep_pins_a: sai2a-sleep-0 {
  1245. pins {
  1246. pinmux = <STM32_PINMUX('I', 5, ANALOG)>, /* SAI2_SCK_A */
  1247. <STM32_PINMUX('I', 6, ANALOG)>, /* SAI2_SD_A */
  1248. <STM32_PINMUX('I', 7, ANALOG)>, /* SAI2_FS_A */
  1249. <STM32_PINMUX('E', 0, ANALOG)>; /* SAI2_MCLK_A */
  1250. };
  1251. };
  1252. sai2a_pins_b: sai2a-1 {
  1253. pins1 {
  1254. pinmux = <STM32_PINMUX('I', 6, AF10)>, /* SAI2_SD_A */
  1255. <STM32_PINMUX('I', 7, AF10)>, /* SAI2_FS_A */
  1256. <STM32_PINMUX('D', 13, AF10)>; /* SAI2_SCK_A */
  1257. slew-rate = <0>;
  1258. drive-push-pull;
  1259. bias-disable;
  1260. };
  1261. };
  1262. sai2a_sleep_pins_b: sai2a-sleep-1 {
  1263. pins {
  1264. pinmux = <STM32_PINMUX('I', 6, ANALOG)>, /* SAI2_SD_A */
  1265. <STM32_PINMUX('I', 7, ANALOG)>, /* SAI2_FS_A */
  1266. <STM32_PINMUX('D', 13, ANALOG)>; /* SAI2_SCK_A */
  1267. };
  1268. };
  1269. sai2a_pins_c: sai2a-2 {
  1270. pins {
  1271. pinmux = <STM32_PINMUX('D', 13, AF10)>, /* SAI2_SCK_A */
  1272. <STM32_PINMUX('D', 11, AF10)>, /* SAI2_SD_A */
  1273. <STM32_PINMUX('D', 12, AF10)>; /* SAI2_FS_A */
  1274. slew-rate = <0>;
  1275. drive-push-pull;
  1276. bias-disable;
  1277. };
  1278. };
  1279. sai2a_sleep_pins_c: sai2a-sleep-2 {
  1280. pins {
  1281. pinmux = <STM32_PINMUX('D', 13, ANALOG)>, /* SAI2_SCK_A */
  1282. <STM32_PINMUX('D', 11, ANALOG)>, /* SAI2_SD_A */
  1283. <STM32_PINMUX('D', 12, ANALOG)>; /* SAI2_FS_A */
  1284. };
  1285. };
  1286. sai2b_pins_a: sai2b-0 {
  1287. pins1 {
  1288. pinmux = <STM32_PINMUX('E', 12, AF10)>, /* SAI2_SCK_B */
  1289. <STM32_PINMUX('E', 13, AF10)>, /* SAI2_FS_B */
  1290. <STM32_PINMUX('E', 14, AF10)>; /* SAI2_MCLK_B */
  1291. slew-rate = <0>;
  1292. drive-push-pull;
  1293. bias-disable;
  1294. };
  1295. pins2 {
  1296. pinmux = <STM32_PINMUX('F', 11, AF10)>; /* SAI2_SD_B */
  1297. bias-disable;
  1298. };
  1299. };
  1300. sai2b_sleep_pins_a: sai2b-sleep-0 {
  1301. pins {
  1302. pinmux = <STM32_PINMUX('F', 11, ANALOG)>, /* SAI2_SD_B */
  1303. <STM32_PINMUX('E', 12, ANALOG)>, /* SAI2_SCK_B */
  1304. <STM32_PINMUX('E', 13, ANALOG)>, /* SAI2_FS_B */
  1305. <STM32_PINMUX('E', 14, ANALOG)>; /* SAI2_MCLK_B */
  1306. };
  1307. };
  1308. sai2b_pins_b: sai2b-1 {
  1309. pins {
  1310. pinmux = <STM32_PINMUX('F', 11, AF10)>; /* SAI2_SD_B */
  1311. bias-disable;
  1312. };
  1313. };
  1314. sai2b_sleep_pins_b: sai2b-sleep-1 {
  1315. pins {
  1316. pinmux = <STM32_PINMUX('F', 11, ANALOG)>; /* SAI2_SD_B */
  1317. };
  1318. };
  1319. sai2b_pins_c: sai2b-2 {
  1320. pins1 {
  1321. pinmux = <STM32_PINMUX('F', 11, AF10)>; /* SAI2_SD_B */
  1322. bias-disable;
  1323. };
  1324. };
  1325. sai2b_sleep_pins_c: sai2b-sleep-2 {
  1326. pins {
  1327. pinmux = <STM32_PINMUX('F', 11, ANALOG)>; /* SAI2_SD_B */
  1328. };
  1329. };
  1330. sai4a_pins_a: sai4a-0 {
  1331. pins {
  1332. pinmux = <STM32_PINMUX('B', 5, AF10)>; /* SAI4_SD_A */
  1333. slew-rate = <0>;
  1334. drive-push-pull;
  1335. bias-disable;
  1336. };
  1337. };
  1338. sai4a_sleep_pins_a: sai4a-sleep-0 {
  1339. pins {
  1340. pinmux = <STM32_PINMUX('B', 5, ANALOG)>; /* SAI4_SD_A */
  1341. };
  1342. };
  1343. sdmmc1_b4_pins_a: sdmmc1-b4-0 {
  1344. pins1 {
  1345. pinmux = <STM32_PINMUX('C', 8, AF12)>, /* SDMMC1_D0 */
  1346. <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
  1347. <STM32_PINMUX('C', 10, AF12)>, /* SDMMC1_D2 */
  1348. <STM32_PINMUX('C', 11, AF12)>, /* SDMMC1_D3 */
  1349. <STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */
  1350. slew-rate = <1>;
  1351. drive-push-pull;
  1352. bias-disable;
  1353. };
  1354. pins2 {
  1355. pinmux = <STM32_PINMUX('C', 12, AF12)>; /* SDMMC1_CK */
  1356. slew-rate = <2>;
  1357. drive-push-pull;
  1358. bias-disable;
  1359. };
  1360. };
  1361. sdmmc1_b4_od_pins_a: sdmmc1-b4-od-0 {
  1362. pins1 {
  1363. pinmux = <STM32_PINMUX('C', 8, AF12)>, /* SDMMC1_D0 */
  1364. <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
  1365. <STM32_PINMUX('C', 10, AF12)>, /* SDMMC1_D2 */
  1366. <STM32_PINMUX('C', 11, AF12)>; /* SDMMC1_D3 */
  1367. slew-rate = <1>;
  1368. drive-push-pull;
  1369. bias-disable;
  1370. };
  1371. pins2 {
  1372. pinmux = <STM32_PINMUX('C', 12, AF12)>; /* SDMMC1_CK */
  1373. slew-rate = <2>;
  1374. drive-push-pull;
  1375. bias-disable;
  1376. };
  1377. pins3 {
  1378. pinmux = <STM32_PINMUX('D', 2, AF12)>; /* SDMMC1_CMD */
  1379. slew-rate = <1>;
  1380. drive-open-drain;
  1381. bias-disable;
  1382. };
  1383. };
  1384. sdmmc1_b4_init_pins_a: sdmmc1-b4-init-0 {
  1385. pins1 {
  1386. pinmux = <STM32_PINMUX('C', 8, AF12)>, /* SDMMC1_D0 */
  1387. <STM32_PINMUX('C', 9, AF12)>, /* SDMMC1_D1 */
  1388. <STM32_PINMUX('C', 10, AF12)>, /* SDMMC1_D2 */
  1389. <STM32_PINMUX('C', 11, AF12)>; /* SDMMC1_D3 */
  1390. slew-rate = <1>;
  1391. drive-push-pull;
  1392. bias-disable;
  1393. };
  1394. };
  1395. sdmmc1_b4_sleep_pins_a: sdmmc1-b4-sleep-0 {
  1396. pins {
  1397. pinmux = <STM32_PINMUX('C', 8, ANALOG)>, /* SDMMC1_D0 */
  1398. <STM32_PINMUX('C', 9, ANALOG)>, /* SDMMC1_D1 */
  1399. <STM32_PINMUX('C', 10, ANALOG)>, /* SDMMC1_D2 */
  1400. <STM32_PINMUX('C', 11, ANALOG)>, /* SDMMC1_D3 */
  1401. <STM32_PINMUX('C', 12, ANALOG)>, /* SDMMC1_CK */
  1402. <STM32_PINMUX('D', 2, ANALOG)>; /* SDMMC1_CMD */
  1403. };
  1404. };
  1405. sdmmc1_dir_pins_a: sdmmc1-dir-0 {
  1406. pins1 {
  1407. pinmux = <STM32_PINMUX('F', 2, AF11)>, /* SDMMC1_D0DIR */
  1408. <STM32_PINMUX('C', 7, AF8)>, /* SDMMC1_D123DIR */
  1409. <STM32_PINMUX('B', 9, AF11)>; /* SDMMC1_CDIR */
  1410. slew-rate = <1>;
  1411. drive-push-pull;
  1412. bias-pull-up;
  1413. };
  1414. pins2{
  1415. pinmux = <STM32_PINMUX('E', 4, AF8)>; /* SDMMC1_CKIN */
  1416. bias-pull-up;
  1417. };
  1418. };
  1419. sdmmc1_dir_init_pins_a: sdmmc1-dir-init-0 {
  1420. pins1 {
  1421. pinmux = <STM32_PINMUX('F', 2, AF11)>, /* SDMMC1_D0DIR */
  1422. <STM32_PINMUX('C', 7, AF8)>, /* SDMMC1_D123DIR */
  1423. <STM32_PINMUX('B', 9, AF11)>; /* SDMMC1_CDIR */
  1424. slew-rate = <1>;
  1425. drive-push-pull;
  1426. bias-pull-up;
  1427. };
  1428. };
  1429. sdmmc1_dir_sleep_pins_a: sdmmc1-dir-sleep-0 {
  1430. pins {
  1431. pinmux = <STM32_PINMUX('F', 2, ANALOG)>, /* SDMMC1_D0DIR */
  1432. <STM32_PINMUX('C', 7, ANALOG)>, /* SDMMC1_D123DIR */
  1433. <STM32_PINMUX('B', 9, ANALOG)>, /* SDMMC1_CDIR */
  1434. <STM32_PINMUX('E', 4, ANALOG)>; /* SDMMC1_CKIN */
  1435. };
  1436. };
  1437. sdmmc1_dir_pins_b: sdmmc1-dir-1 {
  1438. pins1 {
  1439. pinmux = <STM32_PINMUX('F', 2, AF11)>, /* SDMMC1_D0DIR */
  1440. <STM32_PINMUX('E', 14, AF11)>, /* SDMMC1_D123DIR */
  1441. <STM32_PINMUX('B', 9, AF11)>; /* SDMMC1_CDIR */
  1442. slew-rate = <1>;
  1443. drive-push-pull;
  1444. bias-pull-up;
  1445. };
  1446. pins2{
  1447. pinmux = <STM32_PINMUX('E', 4, AF8)>; /* SDMMC1_CKIN */
  1448. bias-pull-up;
  1449. };
  1450. };
  1451. sdmmc1_dir_sleep_pins_b: sdmmc1-dir-sleep-1 {
  1452. pins {
  1453. pinmux = <STM32_PINMUX('F', 2, ANALOG)>, /* SDMMC1_D0DIR */
  1454. <STM32_PINMUX('E', 14, ANALOG)>, /* SDMMC1_D123DIR */
  1455. <STM32_PINMUX('B', 9, ANALOG)>, /* SDMMC1_CDIR */
  1456. <STM32_PINMUX('E', 4, ANALOG)>; /* SDMMC1_CKIN */
  1457. };
  1458. };
  1459. sdmmc2_b4_pins_a: sdmmc2-b4-0 {
  1460. pins1 {
  1461. pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
  1462. <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
  1463. <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
  1464. <STM32_PINMUX('B', 4, AF9)>, /* SDMMC2_D3 */
  1465. <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
  1466. slew-rate = <1>;
  1467. drive-push-pull;
  1468. bias-pull-up;
  1469. };
  1470. pins2 {
  1471. pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
  1472. slew-rate = <2>;
  1473. drive-push-pull;
  1474. bias-pull-up;
  1475. };
  1476. };
  1477. sdmmc2_b4_od_pins_a: sdmmc2-b4-od-0 {
  1478. pins1 {
  1479. pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
  1480. <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
  1481. <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
  1482. <STM32_PINMUX('B', 4, AF9)>; /* SDMMC2_D3 */
  1483. slew-rate = <1>;
  1484. drive-push-pull;
  1485. bias-pull-up;
  1486. };
  1487. pins2 {
  1488. pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
  1489. slew-rate = <2>;
  1490. drive-push-pull;
  1491. bias-pull-up;
  1492. };
  1493. pins3 {
  1494. pinmux = <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
  1495. slew-rate = <1>;
  1496. drive-open-drain;
  1497. bias-pull-up;
  1498. };
  1499. };
  1500. sdmmc2_b4_sleep_pins_a: sdmmc2-b4-sleep-0 {
  1501. pins {
  1502. pinmux = <STM32_PINMUX('B', 14, ANALOG)>, /* SDMMC2_D0 */
  1503. <STM32_PINMUX('B', 15, ANALOG)>, /* SDMMC2_D1 */
  1504. <STM32_PINMUX('B', 3, ANALOG)>, /* SDMMC2_D2 */
  1505. <STM32_PINMUX('B', 4, ANALOG)>, /* SDMMC2_D3 */
  1506. <STM32_PINMUX('E', 3, ANALOG)>, /* SDMMC2_CK */
  1507. <STM32_PINMUX('G', 6, ANALOG)>; /* SDMMC2_CMD */
  1508. };
  1509. };
  1510. sdmmc2_b4_pins_b: sdmmc2-b4-1 {
  1511. pins1 {
  1512. pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
  1513. <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
  1514. <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
  1515. <STM32_PINMUX('B', 4, AF9)>, /* SDMMC2_D3 */
  1516. <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
  1517. slew-rate = <1>;
  1518. drive-push-pull;
  1519. bias-disable;
  1520. };
  1521. pins2 {
  1522. pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
  1523. slew-rate = <2>;
  1524. drive-push-pull;
  1525. bias-disable;
  1526. };
  1527. };
  1528. sdmmc2_b4_od_pins_b: sdmmc2-b4-od-1 {
  1529. pins1 {
  1530. pinmux = <STM32_PINMUX('B', 14, AF9)>, /* SDMMC2_D0 */
  1531. <STM32_PINMUX('B', 15, AF9)>, /* SDMMC2_D1 */
  1532. <STM32_PINMUX('B', 3, AF9)>, /* SDMMC2_D2 */
  1533. <STM32_PINMUX('B', 4, AF9)>; /* SDMMC2_D3 */
  1534. slew-rate = <1>;
  1535. drive-push-pull;
  1536. bias-disable;
  1537. };
  1538. pins2 {
  1539. pinmux = <STM32_PINMUX('E', 3, AF9)>; /* SDMMC2_CK */
  1540. slew-rate = <2>;
  1541. drive-push-pull;
  1542. bias-disable;
  1543. };
  1544. pins3 {
  1545. pinmux = <STM32_PINMUX('G', 6, AF10)>; /* SDMMC2_CMD */
  1546. slew-rate = <1>;
  1547. drive-open-drain;
  1548. bias-disable;
  1549. };
  1550. };
  1551. sdmmc2_d47_pins_a: sdmmc2-d47-0 {
  1552. pins {
  1553. pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
  1554. <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
  1555. <STM32_PINMUX('E', 5, AF9)>, /* SDMMC2_D6 */
  1556. <STM32_PINMUX('D', 3, AF9)>; /* SDMMC2_D7 */
  1557. slew-rate = <1>;
  1558. drive-push-pull;
  1559. bias-pull-up;
  1560. };
  1561. };
  1562. sdmmc2_d47_sleep_pins_a: sdmmc2-d47-sleep-0 {
  1563. pins {
  1564. pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
  1565. <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
  1566. <STM32_PINMUX('E', 5, ANALOG)>, /* SDMMC2_D6 */
  1567. <STM32_PINMUX('D', 3, ANALOG)>; /* SDMMC2_D7 */
  1568. };
  1569. };
  1570. sdmmc2_d47_pins_b: sdmmc2-d47-1 {
  1571. pins {
  1572. pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
  1573. <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
  1574. <STM32_PINMUX('C', 6, AF10)>, /* SDMMC2_D6 */
  1575. <STM32_PINMUX('C', 7, AF10)>; /* SDMMC2_D7 */
  1576. slew-rate = <1>;
  1577. drive-push-pull;
  1578. bias-disable;
  1579. };
  1580. };
  1581. sdmmc2_d47_sleep_pins_b: sdmmc2-d47-sleep-1 {
  1582. pins {
  1583. pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
  1584. <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
  1585. <STM32_PINMUX('C', 6, ANALOG)>, /* SDMMC2_D6 */
  1586. <STM32_PINMUX('C', 7, ANALOG)>; /* SDMMC2_D7 */
  1587. };
  1588. };
  1589. sdmmc2_d47_pins_c: sdmmc2-d47-2 {
  1590. pins {
  1591. pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
  1592. <STM32_PINMUX('A', 15, AF9)>, /* SDMMC2_D5 */
  1593. <STM32_PINMUX('C', 6, AF10)>, /* SDMMC2_D6 */
  1594. <STM32_PINMUX('C', 7, AF10)>; /* SDMMC2_D7 */
  1595. slew-rate = <1>;
  1596. drive-push-pull;
  1597. bias-pull-up;
  1598. };
  1599. };
  1600. sdmmc2_d47_sleep_pins_c: sdmmc2-d47-sleep-2 {
  1601. pins {
  1602. pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
  1603. <STM32_PINMUX('A', 15, ANALOG)>, /* SDMMC2_D5 */
  1604. <STM32_PINMUX('C', 6, ANALOG)>, /* SDMMC2_D6 */
  1605. <STM32_PINMUX('C', 7, ANALOG)>; /* SDMMC2_D7 */
  1606. };
  1607. };
  1608. sdmmc2_d47_pins_d: sdmmc2-d47-3 {
  1609. pins {
  1610. pinmux = <STM32_PINMUX('A', 8, AF9)>, /* SDMMC2_D4 */
  1611. <STM32_PINMUX('A', 9, AF10)>, /* SDMMC2_D5 */
  1612. <STM32_PINMUX('E', 5, AF9)>, /* SDMMC2_D6 */
  1613. <STM32_PINMUX('C', 7, AF10)>; /* SDMMC2_D7 */
  1614. };
  1615. };
  1616. sdmmc2_d47_sleep_pins_d: sdmmc2-d47-sleep-3 {
  1617. pins {
  1618. pinmux = <STM32_PINMUX('A', 8, ANALOG)>, /* SDMMC2_D4 */
  1619. <STM32_PINMUX('A', 9, ANALOG)>, /* SDMMC2_D5 */
  1620. <STM32_PINMUX('E', 5, ANALOG)>, /* SDMMC2_D6 */
  1621. <STM32_PINMUX('C', 7, ANALOG)>; /* SDMMC2_D7 */
  1622. };
  1623. };
  1624. sdmmc3_b4_pins_a: sdmmc3-b4-0 {
  1625. pins1 {
  1626. pinmux = <STM32_PINMUX('F', 0, AF9)>, /* SDMMC3_D0 */
  1627. <STM32_PINMUX('F', 4, AF9)>, /* SDMMC3_D1 */
  1628. <STM32_PINMUX('F', 5, AF9)>, /* SDMMC3_D2 */
  1629. <STM32_PINMUX('D', 7, AF10)>, /* SDMMC3_D3 */
  1630. <STM32_PINMUX('F', 1, AF9)>; /* SDMMC3_CMD */
  1631. slew-rate = <1>;
  1632. drive-push-pull;
  1633. bias-pull-up;
  1634. };
  1635. pins2 {
  1636. pinmux = <STM32_PINMUX('G', 15, AF10)>; /* SDMMC3_CK */
  1637. slew-rate = <2>;
  1638. drive-push-pull;
  1639. bias-pull-up;
  1640. };
  1641. };
  1642. sdmmc3_b4_od_pins_a: sdmmc3-b4-od-0 {
  1643. pins1 {
  1644. pinmux = <STM32_PINMUX('F', 0, AF9)>, /* SDMMC3_D0 */
  1645. <STM32_PINMUX('F', 4, AF9)>, /* SDMMC3_D1 */
  1646. <STM32_PINMUX('F', 5, AF9)>, /* SDMMC3_D2 */
  1647. <STM32_PINMUX('D', 7, AF10)>; /* SDMMC3_D3 */
  1648. slew-rate = <1>;
  1649. drive-push-pull;
  1650. bias-pull-up;
  1651. };
  1652. pins2 {
  1653. pinmux = <STM32_PINMUX('G', 15, AF10)>; /* SDMMC3_CK */
  1654. slew-rate = <2>;
  1655. drive-push-pull;
  1656. bias-pull-up;
  1657. };
  1658. pins3 {
  1659. pinmux = <STM32_PINMUX('F', 1, AF9)>; /* SDMMC2_CMD */
  1660. slew-rate = <1>;
  1661. drive-open-drain;
  1662. bias-pull-up;
  1663. };
  1664. };
  1665. sdmmc3_b4_sleep_pins_a: sdmmc3-b4-sleep-0 {
  1666. pins {
  1667. pinmux = <STM32_PINMUX('F', 0, ANALOG)>, /* SDMMC3_D0 */
  1668. <STM32_PINMUX('F', 4, ANALOG)>, /* SDMMC3_D1 */
  1669. <STM32_PINMUX('F', 5, ANALOG)>, /* SDMMC3_D2 */
  1670. <STM32_PINMUX('D', 7, ANALOG)>, /* SDMMC3_D3 */
  1671. <STM32_PINMUX('G', 15, ANALOG)>, /* SDMMC3_CK */
  1672. <STM32_PINMUX('F', 1, ANALOG)>; /* SDMMC3_CMD */
  1673. };
  1674. };
  1675. sdmmc3_b4_pins_b: sdmmc3-b4-1 {
  1676. pins1 {
  1677. pinmux = <STM32_PINMUX('F', 0, AF9)>, /* SDMMC3_D0 */
  1678. <STM32_PINMUX('F', 4, AF9)>, /* SDMMC3_D1 */
  1679. <STM32_PINMUX('D', 5, AF10)>, /* SDMMC3_D2 */
  1680. <STM32_PINMUX('D', 7, AF10)>, /* SDMMC3_D3 */
  1681. <STM32_PINMUX('D', 0, AF10)>; /* SDMMC3_CMD */
  1682. slew-rate = <1>;
  1683. drive-push-pull;
  1684. bias-pull-up;
  1685. };
  1686. pins2 {
  1687. pinmux = <STM32_PINMUX('G', 15, AF10)>; /* SDMMC3_CK */
  1688. slew-rate = <2>;
  1689. drive-push-pull;
  1690. bias-pull-up;
  1691. };
  1692. };
  1693. sdmmc3_b4_od_pins_b: sdmmc3-b4-od-1 {
  1694. pins1 {
  1695. pinmux = <STM32_PINMUX('F', 0, AF9)>, /* SDMMC3_D0 */
  1696. <STM32_PINMUX('F', 4, AF9)>, /* SDMMC3_D1 */
  1697. <STM32_PINMUX('D', 5, AF10)>, /* SDMMC3_D2 */
  1698. <STM32_PINMUX('D', 7, AF10)>; /* SDMMC3_D3 */
  1699. slew-rate = <1>;
  1700. drive-push-pull;
  1701. bias-pull-up;
  1702. };
  1703. pins2 {
  1704. pinmux = <STM32_PINMUX('G', 15, AF10)>; /* SDMMC3_CK */
  1705. slew-rate = <2>;
  1706. drive-push-pull;
  1707. bias-pull-up;
  1708. };
  1709. pins3 {
  1710. pinmux = <STM32_PINMUX('D', 0, AF10)>; /* SDMMC2_CMD */
  1711. slew-rate = <1>;
  1712. drive-open-drain;
  1713. bias-pull-up;
  1714. };
  1715. };
  1716. sdmmc3_b4_sleep_pins_b: sdmmc3-b4-sleep-1 {
  1717. pins {
  1718. pinmux = <STM32_PINMUX('F', 0, ANALOG)>, /* SDMMC3_D0 */
  1719. <STM32_PINMUX('F', 4, ANALOG)>, /* SDMMC3_D1 */
  1720. <STM32_PINMUX('D', 5, ANALOG)>, /* SDMMC3_D2 */
  1721. <STM32_PINMUX('D', 7, ANALOG)>, /* SDMMC3_D3 */
  1722. <STM32_PINMUX('G', 15, ANALOG)>, /* SDMMC3_CK */
  1723. <STM32_PINMUX('D', 0, ANALOG)>; /* SDMMC3_CMD */
  1724. };
  1725. };
  1726. spdifrx_pins_a: spdifrx-0 {
  1727. pins {
  1728. pinmux = <STM32_PINMUX('G', 12, AF8)>; /* SPDIF_IN1 */
  1729. bias-disable;
  1730. };
  1731. };
  1732. spdifrx_sleep_pins_a: spdifrx-sleep-0 {
  1733. pins {
  1734. pinmux = <STM32_PINMUX('G', 12, ANALOG)>; /* SPDIF_IN1 */
  1735. };
  1736. };
  1737. spi1_pins_b: spi1-1 {
  1738. pins1 {
  1739. pinmux = <STM32_PINMUX('A', 5, AF5)>, /* SPI1_SCK */
  1740. <STM32_PINMUX('B', 5, AF5)>; /* SPI1_MOSI */
  1741. bias-disable;
  1742. drive-push-pull;
  1743. slew-rate = <1>;
  1744. };
  1745. pins2 {
  1746. pinmux = <STM32_PINMUX('A', 6, AF5)>; /* SPI1_MISO */
  1747. bias-disable;
  1748. };
  1749. };
  1750. spi2_pins_a: spi2-0 {
  1751. pins1 {
  1752. pinmux = <STM32_PINMUX('B', 10, AF5)>, /* SPI2_SCK */
  1753. <STM32_PINMUX('I', 3, AF5)>; /* SPI2_MOSI */
  1754. bias-disable;
  1755. drive-push-pull;
  1756. slew-rate = <1>;
  1757. };
  1758. pins2 {
  1759. pinmux = <STM32_PINMUX('I', 2, AF5)>; /* SPI2_MISO */
  1760. bias-disable;
  1761. };
  1762. };
  1763. spi2_pins_b: spi2-1 {
  1764. pins1 {
  1765. pinmux = <STM32_PINMUX('I', 1, AF5)>, /* SPI2_SCK */
  1766. <STM32_PINMUX('I', 3, AF5)>; /* SPI2_MOSI */
  1767. bias-disable;
  1768. drive-push-pull;
  1769. slew-rate = <1>;
  1770. };
  1771. pins2 {
  1772. pinmux = <STM32_PINMUX('I', 2, AF5)>; /* SPI2_MISO */
  1773. bias-disable;
  1774. };
  1775. };
  1776. spi4_pins_a: spi4-0 {
  1777. pins {
  1778. pinmux = <STM32_PINMUX('E', 12, AF5)>, /* SPI4_SCK */
  1779. <STM32_PINMUX('E', 6, AF5)>; /* SPI4_MOSI */
  1780. bias-disable;
  1781. drive-push-pull;
  1782. slew-rate = <1>;
  1783. };
  1784. pins2 {
  1785. pinmux = <STM32_PINMUX('E', 13, AF5)>; /* SPI4_MISO */
  1786. bias-disable;
  1787. };
  1788. };
  1789. stusb1600_pins_a: stusb1600-0 {
  1790. pins {
  1791. pinmux = <STM32_PINMUX('I', 11, GPIO)>;
  1792. bias-pull-up;
  1793. };
  1794. };
  1795. uart4_pins_a: uart4-0 {
  1796. pins1 {
  1797. pinmux = <STM32_PINMUX('G', 11, AF6)>; /* UART4_TX */
  1798. bias-disable;
  1799. drive-push-pull;
  1800. slew-rate = <0>;
  1801. };
  1802. pins2 {
  1803. pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
  1804. bias-disable;
  1805. };
  1806. };
  1807. uart4_idle_pins_a: uart4-idle-0 {
  1808. pins1 {
  1809. pinmux = <STM32_PINMUX('G', 11, ANALOG)>; /* UART4_TX */
  1810. };
  1811. pins2 {
  1812. pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
  1813. bias-disable;
  1814. };
  1815. };
  1816. uart4_sleep_pins_a: uart4-sleep-0 {
  1817. pins {
  1818. pinmux = <STM32_PINMUX('G', 11, ANALOG)>, /* UART4_TX */
  1819. <STM32_PINMUX('B', 2, ANALOG)>; /* UART4_RX */
  1820. };
  1821. };
  1822. uart4_pins_b: uart4-1 {
  1823. pins1 {
  1824. pinmux = <STM32_PINMUX('D', 1, AF8)>; /* UART4_TX */
  1825. bias-disable;
  1826. drive-push-pull;
  1827. slew-rate = <0>;
  1828. };
  1829. pins2 {
  1830. pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
  1831. bias-disable;
  1832. };
  1833. };
  1834. uart4_pins_c: uart4-2 {
  1835. pins1 {
  1836. pinmux = <STM32_PINMUX('G', 11, AF6)>; /* UART4_TX */
  1837. bias-disable;
  1838. drive-push-pull;
  1839. slew-rate = <0>;
  1840. };
  1841. pins2 {
  1842. pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
  1843. bias-disable;
  1844. };
  1845. };
  1846. uart4_pins_d: uart4-3 {
  1847. pins1 {
  1848. pinmux = <STM32_PINMUX('A', 13, AF8)>; /* UART4_TX */
  1849. bias-disable;
  1850. drive-push-pull;
  1851. slew-rate = <0>;
  1852. };
  1853. pins2 {
  1854. pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
  1855. bias-disable;
  1856. };
  1857. };
  1858. uart4_idle_pins_d: uart4-idle-3 {
  1859. pins1 {
  1860. pinmux = <STM32_PINMUX('A', 13, ANALOG)>; /* UART4_TX */
  1861. };
  1862. pins2 {
  1863. pinmux = <STM32_PINMUX('B', 2, AF8)>; /* UART4_RX */
  1864. bias-disable;
  1865. };
  1866. };
  1867. uart4_sleep_pins_d: uart4-sleep-3 {
  1868. pins {
  1869. pinmux = <STM32_PINMUX('A', 13, ANALOG)>, /* UART4_TX */
  1870. <STM32_PINMUX('B', 2, ANALOG)>; /* UART4_RX */
  1871. };
  1872. };
  1873. uart5_pins_a: uart5-0 {
  1874. pins1 {
  1875. pinmux = <STM32_PINMUX('B', 13, AF14)>; /* UART5_TX */
  1876. bias-disable;
  1877. drive-push-pull;
  1878. slew-rate = <0>;
  1879. };
  1880. pins2 {
  1881. pinmux = <STM32_PINMUX('B', 5, AF12)>; /* UART5_RX */
  1882. bias-disable;
  1883. };
  1884. };
  1885. uart7_pins_a: uart7-0 {
  1886. pins1 {
  1887. pinmux = <STM32_PINMUX('E', 8, AF7)>; /* UART7_TX */
  1888. bias-disable;
  1889. drive-push-pull;
  1890. slew-rate = <0>;
  1891. };
  1892. pins2 {
  1893. pinmux = <STM32_PINMUX('E', 7, AF7)>, /* UART7_RX */
  1894. <STM32_PINMUX('E', 10, AF7)>, /* UART7_CTS */
  1895. <STM32_PINMUX('E', 9, AF7)>; /* UART7_RTS */
  1896. bias-disable;
  1897. };
  1898. };
  1899. uart7_pins_b: uart7-1 {
  1900. pins1 {
  1901. pinmux = <STM32_PINMUX('F', 7, AF7)>; /* UART7_TX */
  1902. bias-disable;
  1903. drive-push-pull;
  1904. slew-rate = <0>;
  1905. };
  1906. pins2 {
  1907. pinmux = <STM32_PINMUX('F', 6, AF7)>; /* UART7_RX */
  1908. bias-disable;
  1909. };
  1910. };
  1911. uart7_pins_c: uart7-2 {
  1912. pins1 {
  1913. pinmux = <STM32_PINMUX('E', 8, AF7)>; /* UART7_TX */
  1914. bias-disable;
  1915. drive-push-pull;
  1916. slew-rate = <0>;
  1917. };
  1918. pins2 {
  1919. pinmux = <STM32_PINMUX('E', 7, AF7)>; /* UART7_RX */
  1920. bias-pull-up;
  1921. };
  1922. };
  1923. uart7_idle_pins_c: uart7-idle-2 {
  1924. pins1 {
  1925. pinmux = <STM32_PINMUX('E', 8, ANALOG)>; /* UART7_TX */
  1926. };
  1927. pins2 {
  1928. pinmux = <STM32_PINMUX('E', 7, AF7)>; /* UART7_RX */
  1929. bias-pull-up;
  1930. };
  1931. };
  1932. uart7_sleep_pins_c: uart7-sleep-2 {
  1933. pins {
  1934. pinmux = <STM32_PINMUX('E', 8, ANALOG)>, /* UART7_TX */
  1935. <STM32_PINMUX('E', 7, ANALOG)>; /* UART7_RX */
  1936. };
  1937. };
  1938. uart8_pins_a: uart8-0 {
  1939. pins1 {
  1940. pinmux = <STM32_PINMUX('E', 1, AF8)>; /* UART8_TX */
  1941. bias-disable;
  1942. drive-push-pull;
  1943. slew-rate = <0>;
  1944. };
  1945. pins2 {
  1946. pinmux = <STM32_PINMUX('E', 0, AF8)>; /* UART8_RX */
  1947. bias-disable;
  1948. };
  1949. };
  1950. uart8_rtscts_pins_a: uart8rtscts-0 {
  1951. pins {
  1952. pinmux = <STM32_PINMUX('G', 7, AF8)>, /* UART8_RTS */
  1953. <STM32_PINMUX('G', 10, AF8)>; /* UART8_CTS */
  1954. bias-disable;
  1955. };
  1956. };
  1957. usart2_pins_a: usart2-0 {
  1958. pins1 {
  1959. pinmux = <STM32_PINMUX('F', 5, AF7)>, /* USART2_TX */
  1960. <STM32_PINMUX('D', 4, AF7)>; /* USART2_RTS */
  1961. bias-disable;
  1962. drive-push-pull;
  1963. slew-rate = <0>;
  1964. };
  1965. pins2 {
  1966. pinmux = <STM32_PINMUX('D', 6, AF7)>, /* USART2_RX */
  1967. <STM32_PINMUX('D', 3, AF7)>; /* USART2_CTS_NSS */
  1968. bias-disable;
  1969. };
  1970. };
  1971. usart2_sleep_pins_a: usart2-sleep-0 {
  1972. pins {
  1973. pinmux = <STM32_PINMUX('F', 5, ANALOG)>, /* USART2_TX */
  1974. <STM32_PINMUX('D', 4, ANALOG)>, /* USART2_RTS */
  1975. <STM32_PINMUX('D', 6, ANALOG)>, /* USART2_RX */
  1976. <STM32_PINMUX('D', 3, ANALOG)>; /* USART2_CTS_NSS */
  1977. };
  1978. };
  1979. usart2_pins_b: usart2-1 {
  1980. pins1 {
  1981. pinmux = <STM32_PINMUX('F', 5, AF7)>, /* USART2_TX */
  1982. <STM32_PINMUX('A', 1, AF7)>; /* USART2_RTS */
  1983. bias-disable;
  1984. drive-push-pull;
  1985. slew-rate = <0>;
  1986. };
  1987. pins2 {
  1988. pinmux = <STM32_PINMUX('F', 4, AF7)>, /* USART2_RX */
  1989. <STM32_PINMUX('E', 15, AF7)>; /* USART2_CTS_NSS */
  1990. bias-disable;
  1991. };
  1992. };
  1993. usart2_sleep_pins_b: usart2-sleep-1 {
  1994. pins {
  1995. pinmux = <STM32_PINMUX('F', 5, ANALOG)>, /* USART2_TX */
  1996. <STM32_PINMUX('A', 1, ANALOG)>, /* USART2_RTS */
  1997. <STM32_PINMUX('F', 4, ANALOG)>, /* USART2_RX */
  1998. <STM32_PINMUX('E', 15, ANALOG)>; /* USART2_CTS_NSS */
  1999. };
  2000. };
  2001. usart2_pins_c: usart2-2 {
  2002. pins1 {
  2003. pinmux = <STM32_PINMUX('D', 5, AF7)>, /* USART2_TX */
  2004. <STM32_PINMUX('D', 4, AF7)>; /* USART2_RTS */
  2005. bias-disable;
  2006. drive-push-pull;
  2007. slew-rate = <3>;
  2008. };
  2009. pins2 {
  2010. pinmux = <STM32_PINMUX('D', 6, AF7)>, /* USART2_RX */
  2011. <STM32_PINMUX('D', 3, AF7)>; /* USART2_CTS_NSS */
  2012. bias-disable;
  2013. };
  2014. };
  2015. usart2_idle_pins_c: usart2-idle-2 {
  2016. pins1 {
  2017. pinmux = <STM32_PINMUX('D', 5, ANALOG)>, /* USART2_TX */
  2018. <STM32_PINMUX('D', 3, ANALOG)>; /* USART2_CTS_NSS */
  2019. };
  2020. pins2 {
  2021. pinmux = <STM32_PINMUX('D', 4, AF7)>; /* USART2_RTS */
  2022. bias-disable;
  2023. drive-push-pull;
  2024. slew-rate = <3>;
  2025. };
  2026. pins3 {
  2027. pinmux = <STM32_PINMUX('D', 6, AF7)>; /* USART2_RX */
  2028. bias-disable;
  2029. };
  2030. };
  2031. usart2_sleep_pins_c: usart2-sleep-2 {
  2032. pins {
  2033. pinmux = <STM32_PINMUX('D', 5, ANALOG)>, /* USART2_TX */
  2034. <STM32_PINMUX('D', 4, ANALOG)>, /* USART2_RTS */
  2035. <STM32_PINMUX('D', 6, ANALOG)>, /* USART2_RX */
  2036. <STM32_PINMUX('D', 3, ANALOG)>; /* USART2_CTS_NSS */
  2037. };
  2038. };
  2039. usart3_pins_a: usart3-0 {
  2040. pins1 {
  2041. pinmux = <STM32_PINMUX('B', 10, AF7)>; /* USART3_TX */
  2042. bias-disable;
  2043. drive-push-pull;
  2044. slew-rate = <0>;
  2045. };
  2046. pins2 {
  2047. pinmux = <STM32_PINMUX('B', 12, AF8)>; /* USART3_RX */
  2048. bias-disable;
  2049. };
  2050. };
  2051. usart3_pins_b: usart3-1 {
  2052. pins1 {
  2053. pinmux = <STM32_PINMUX('B', 10, AF7)>, /* USART3_TX */
  2054. <STM32_PINMUX('G', 8, AF8)>; /* USART3_RTS */
  2055. bias-disable;
  2056. drive-push-pull;
  2057. slew-rate = <0>;
  2058. };
  2059. pins2 {
  2060. pinmux = <STM32_PINMUX('B', 12, AF8)>, /* USART3_RX */
  2061. <STM32_PINMUX('I', 10, AF8)>; /* USART3_CTS_NSS */
  2062. bias-pull-up;
  2063. };
  2064. };
  2065. usart3_idle_pins_b: usart3-idle-1 {
  2066. pins1 {
  2067. pinmux = <STM32_PINMUX('B', 10, ANALOG)>, /* USART3_TX */
  2068. <STM32_PINMUX('I', 10, ANALOG)>; /* USART3_CTS_NSS */
  2069. };
  2070. pins2 {
  2071. pinmux = <STM32_PINMUX('G', 8, AF8)>; /* USART3_RTS */
  2072. bias-disable;
  2073. drive-push-pull;
  2074. slew-rate = <0>;
  2075. };
  2076. pins3 {
  2077. pinmux = <STM32_PINMUX('B', 12, AF8)>; /* USART3_RX */
  2078. bias-pull-up;
  2079. };
  2080. };
  2081. usart3_sleep_pins_b: usart3-sleep-1 {
  2082. pins {
  2083. pinmux = <STM32_PINMUX('B', 10, ANALOG)>, /* USART3_TX */
  2084. <STM32_PINMUX('G', 8, ANALOG)>, /* USART3_RTS */
  2085. <STM32_PINMUX('I', 10, ANALOG)>, /* USART3_CTS_NSS */
  2086. <STM32_PINMUX('B', 12, ANALOG)>; /* USART3_RX */
  2087. };
  2088. };
  2089. usart3_pins_c: usart3-2 {
  2090. pins1 {
  2091. pinmux = <STM32_PINMUX('B', 10, AF7)>, /* USART3_TX */
  2092. <STM32_PINMUX('G', 8, AF8)>; /* USART3_RTS */
  2093. bias-disable;
  2094. drive-push-pull;
  2095. slew-rate = <0>;
  2096. };
  2097. pins2 {
  2098. pinmux = <STM32_PINMUX('B', 12, AF8)>, /* USART3_RX */
  2099. <STM32_PINMUX('B', 13, AF7)>; /* USART3_CTS_NSS */
  2100. bias-pull-up;
  2101. };
  2102. };
  2103. usart3_idle_pins_c: usart3-idle-2 {
  2104. pins1 {
  2105. pinmux = <STM32_PINMUX('B', 10, ANALOG)>, /* USART3_TX */
  2106. <STM32_PINMUX('B', 13, ANALOG)>; /* USART3_CTS_NSS */
  2107. };
  2108. pins2 {
  2109. pinmux = <STM32_PINMUX('G', 8, AF8)>; /* USART3_RTS */
  2110. bias-disable;
  2111. drive-push-pull;
  2112. slew-rate = <0>;
  2113. };
  2114. pins3 {
  2115. pinmux = <STM32_PINMUX('B', 12, AF8)>; /* USART3_RX */
  2116. bias-pull-up;
  2117. };
  2118. };
  2119. usart3_sleep_pins_c: usart3-sleep-2 {
  2120. pins {
  2121. pinmux = <STM32_PINMUX('B', 10, ANALOG)>, /* USART3_TX */
  2122. <STM32_PINMUX('G', 8, ANALOG)>, /* USART3_RTS */
  2123. <STM32_PINMUX('B', 13, ANALOG)>, /* USART3_CTS_NSS */
  2124. <STM32_PINMUX('B', 12, ANALOG)>; /* USART3_RX */
  2125. };
  2126. };
  2127. usart3_pins_d: usart3-3 {
  2128. pins1 {
  2129. pinmux = <STM32_PINMUX('B', 10, AF7)>, /* USART3_TX */
  2130. <STM32_PINMUX('G', 8, AF8)>; /* USART3_RTS */
  2131. bias-disable;
  2132. drive-push-pull;
  2133. slew-rate = <0>;
  2134. };
  2135. pins2 {
  2136. pinmux = <STM32_PINMUX('D', 9, AF7)>, /* USART3_RX */
  2137. <STM32_PINMUX('D', 11, AF7)>; /* USART3_CTS_NSS */
  2138. bias-disable;
  2139. };
  2140. };
  2141. usart3_idle_pins_d: usart3-idle-3 {
  2142. pins1 {
  2143. pinmux = <STM32_PINMUX('B', 10, ANALOG)>, /* USART3_TX */
  2144. <STM32_PINMUX('G', 8, ANALOG)>, /* USART3_RTS */
  2145. <STM32_PINMUX('D', 11, ANALOG)>; /* USART3_CTS_NSS */
  2146. };
  2147. pins2 {
  2148. pinmux = <STM32_PINMUX('D', 9, AF7)>; /* USART3_RX */
  2149. bias-disable;
  2150. };
  2151. };
  2152. usart3_sleep_pins_d: usart3-sleep-3 {
  2153. pins {
  2154. pinmux = <STM32_PINMUX('B', 10, ANALOG)>, /* USART3_TX */
  2155. <STM32_PINMUX('G', 8, ANALOG)>, /* USART3_RTS */
  2156. <STM32_PINMUX('D', 11, ANALOG)>, /* USART3_CTS_NSS */
  2157. <STM32_PINMUX('D', 9, ANALOG)>; /* USART3_RX */
  2158. };
  2159. };
  2160. usart3_pins_e: usart3-4 {
  2161. pins1 {
  2162. pinmux = <STM32_PINMUX('B', 10, AF7)>, /* USART3_TX */
  2163. <STM32_PINMUX('G', 8, AF8)>; /* USART3_RTS */
  2164. bias-disable;
  2165. drive-push-pull;
  2166. slew-rate = <0>;
  2167. };
  2168. pins2 {
  2169. pinmux = <STM32_PINMUX('B', 11, AF7)>, /* USART3_RX */
  2170. <STM32_PINMUX('D', 11, AF7)>; /* USART3_CTS_NSS */
  2171. bias-pull-up;
  2172. };
  2173. };
  2174. usart3_idle_pins_e: usart3-idle-4 {
  2175. pins1 {
  2176. pinmux = <STM32_PINMUX('B', 10, ANALOG)>, /* USART3_TX */
  2177. <STM32_PINMUX('D', 11, ANALOG)>; /* USART3_CTS_NSS */
  2178. };
  2179. pins2 {
  2180. pinmux = <STM32_PINMUX('G', 8, AF8)>; /* USART3_RTS */
  2181. bias-disable;
  2182. drive-push-pull;
  2183. slew-rate = <0>;
  2184. };
  2185. pins3 {
  2186. pinmux = <STM32_PINMUX('B', 11, AF7)>; /* USART3_RX */
  2187. bias-pull-up;
  2188. };
  2189. };
  2190. usart3_sleep_pins_e: usart3-sleep-4 {
  2191. pins {
  2192. pinmux = <STM32_PINMUX('B', 10, ANALOG)>, /* USART3_TX */
  2193. <STM32_PINMUX('G', 8, ANALOG)>, /* USART3_RTS */
  2194. <STM32_PINMUX('D', 11, ANALOG)>, /* USART3_CTS_NSS */
  2195. <STM32_PINMUX('B', 11, ANALOG)>; /* USART3_RX */
  2196. };
  2197. };
  2198. usbotg_hs_pins_a: usbotg-hs-0 {
  2199. pins {
  2200. pinmux = <STM32_PINMUX('A', 10, ANALOG)>; /* OTG_ID */
  2201. };
  2202. };
  2203. usbotg_fs_dp_dm_pins_a: usbotg-fs-dp-dm-0 {
  2204. pins {
  2205. pinmux = <STM32_PINMUX('A', 11, ANALOG)>, /* OTG_FS_DM */
  2206. <STM32_PINMUX('A', 12, ANALOG)>; /* OTG_FS_DP */
  2207. };
  2208. };
  2209. };
  2210. &pinctrl_z {
  2211. i2c2_pins_b2: i2c2-0 {
  2212. pins {
  2213. pinmux = <STM32_PINMUX('Z', 0, AF3)>; /* I2C2_SCL */
  2214. bias-disable;
  2215. drive-open-drain;
  2216. slew-rate = <0>;
  2217. };
  2218. };
  2219. i2c2_sleep_pins_b2: i2c2-sleep-0 {
  2220. pins {
  2221. pinmux = <STM32_PINMUX('Z', 0, ANALOG)>; /* I2C2_SCL */
  2222. };
  2223. };
  2224. i2c4_pins_a: i2c4-0 {
  2225. pins {
  2226. pinmux = <STM32_PINMUX('Z', 4, AF6)>, /* I2C4_SCL */
  2227. <STM32_PINMUX('Z', 5, AF6)>; /* I2C4_SDA */
  2228. bias-disable;
  2229. drive-open-drain;
  2230. slew-rate = <0>;
  2231. };
  2232. };
  2233. i2c4_sleep_pins_a: i2c4-sleep-0 {
  2234. pins {
  2235. pinmux = <STM32_PINMUX('Z', 4, ANALOG)>, /* I2C4_SCL */
  2236. <STM32_PINMUX('Z', 5, ANALOG)>; /* I2C4_SDA */
  2237. };
  2238. };
  2239. i2c6_pins_a: i2c6-0 {
  2240. pins {
  2241. pinmux = <STM32_PINMUX('Z', 6, AF2)>, /* I2C6_SCL */
  2242. <STM32_PINMUX('Z', 7, AF2)>; /* I2C6_SDA */
  2243. bias-disable;
  2244. drive-open-drain;
  2245. slew-rate = <0>;
  2246. };
  2247. };
  2248. i2c6_sleep_pins_a: i2c6-sleep-0 {
  2249. pins {
  2250. pinmux = <STM32_PINMUX('Z', 6, ANALOG)>, /* I2C6_SCL */
  2251. <STM32_PINMUX('Z', 7, ANALOG)>; /* I2C6_SDA */
  2252. };
  2253. };
  2254. spi1_pins_a: spi1-0 {
  2255. pins1 {
  2256. pinmux = <STM32_PINMUX('Z', 0, AF5)>, /* SPI1_SCK */
  2257. <STM32_PINMUX('Z', 2, AF5)>; /* SPI1_MOSI */
  2258. bias-disable;
  2259. drive-push-pull;
  2260. slew-rate = <1>;
  2261. };
  2262. pins2 {
  2263. pinmux = <STM32_PINMUX('Z', 1, AF5)>; /* SPI1_MISO */
  2264. bias-disable;
  2265. };
  2266. };
  2267. };