socfpga.dtsi 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2012 Altera <www.altera.com>
  4. */
  5. #include <dt-bindings/reset/altr,rst-mgr.h>
  6. / {
  7. #address-cells = <1>;
  8. #size-cells = <1>;
  9. aliases {
  10. serial0 = &uart0;
  11. serial1 = &uart1;
  12. timer0 = &timer0;
  13. timer1 = &timer1;
  14. timer2 = &timer2;
  15. timer3 = &timer3;
  16. };
  17. cpus {
  18. #address-cells = <1>;
  19. #size-cells = <0>;
  20. enable-method = "altr,socfpga-smp";
  21. cpu0: cpu@0 {
  22. compatible = "arm,cortex-a9";
  23. device_type = "cpu";
  24. reg = <0>;
  25. next-level-cache = <&L2>;
  26. };
  27. cpu1: cpu@1 {
  28. compatible = "arm,cortex-a9";
  29. device_type = "cpu";
  30. reg = <1>;
  31. next-level-cache = <&L2>;
  32. };
  33. };
  34. pmu: pmu@ff111000 {
  35. compatible = "arm,cortex-a9-pmu";
  36. interrupt-parent = <&intc>;
  37. interrupts = <0 176 4>, <0 177 4>;
  38. interrupt-affinity = <&cpu0>, <&cpu1>;
  39. reg = <0xff111000 0x1000>,
  40. <0xff113000 0x1000>;
  41. };
  42. intc: interrupt-controller@fffed000 {
  43. compatible = "arm,cortex-a9-gic";
  44. #interrupt-cells = <3>;
  45. interrupt-controller;
  46. reg = <0xfffed000 0x1000>,
  47. <0xfffec100 0x100>;
  48. };
  49. soc {
  50. #address-cells = <1>;
  51. #size-cells = <1>;
  52. compatible = "simple-bus";
  53. device_type = "soc";
  54. interrupt-parent = <&intc>;
  55. ranges;
  56. amba {
  57. compatible = "simple-bus";
  58. #address-cells = <1>;
  59. #size-cells = <1>;
  60. ranges;
  61. pdma: pdma@ffe01000 {
  62. compatible = "arm,pl330", "arm,primecell";
  63. reg = <0xffe01000 0x1000>;
  64. interrupts = <0 104 4>,
  65. <0 105 4>,
  66. <0 106 4>,
  67. <0 107 4>,
  68. <0 108 4>,
  69. <0 109 4>,
  70. <0 110 4>,
  71. <0 111 4>;
  72. #dma-cells = <1>;
  73. clocks = <&l4_main_clk>;
  74. clock-names = "apb_pclk";
  75. resets = <&rst DMA_RESET>;
  76. reset-names = "dma";
  77. };
  78. };
  79. base_fpga_region {
  80. compatible = "fpga-region";
  81. fpga-mgr = <&fpgamgr0>;
  82. #address-cells = <0x1>;
  83. #size-cells = <0x1>;
  84. };
  85. can0: can@ffc00000 {
  86. compatible = "bosch,d_can";
  87. reg = <0xffc00000 0x1000>;
  88. interrupts = <0 131 4>, <0 132 4>, <0 133 4>, <0 134 4>;
  89. clocks = <&can0_clk>;
  90. resets = <&rst CAN0_RESET>;
  91. status = "disabled";
  92. };
  93. can1: can@ffc01000 {
  94. compatible = "bosch,d_can";
  95. reg = <0xffc01000 0x1000>;
  96. interrupts = <0 135 4>, <0 136 4>, <0 137 4>, <0 138 4>;
  97. clocks = <&can1_clk>;
  98. resets = <&rst CAN1_RESET>;
  99. status = "disabled";
  100. };
  101. clkmgr@ffd04000 {
  102. compatible = "altr,clk-mgr";
  103. reg = <0xffd04000 0x1000>;
  104. clocks {
  105. #address-cells = <1>;
  106. #size-cells = <0>;
  107. osc1: osc1 {
  108. #clock-cells = <0>;
  109. compatible = "fixed-clock";
  110. };
  111. osc2: osc2 {
  112. #clock-cells = <0>;
  113. compatible = "fixed-clock";
  114. };
  115. f2s_periph_ref_clk: f2s_periph_ref_clk {
  116. #clock-cells = <0>;
  117. compatible = "fixed-clock";
  118. };
  119. f2s_sdram_ref_clk: f2s_sdram_ref_clk {
  120. #clock-cells = <0>;
  121. compatible = "fixed-clock";
  122. };
  123. main_pll: main_pll@40 {
  124. #address-cells = <1>;
  125. #size-cells = <0>;
  126. #clock-cells = <0>;
  127. compatible = "altr,socfpga-pll-clock";
  128. clocks = <&osc1>;
  129. reg = <0x40>;
  130. mpuclk: mpuclk@48 {
  131. #clock-cells = <0>;
  132. compatible = "altr,socfpga-perip-clk";
  133. clocks = <&main_pll>;
  134. div-reg = <0xe0 0 9>;
  135. reg = <0x48>;
  136. };
  137. mainclk: mainclk@4c {
  138. #clock-cells = <0>;
  139. compatible = "altr,socfpga-perip-clk";
  140. clocks = <&main_pll>;
  141. div-reg = <0xe4 0 9>;
  142. reg = <0x4C>;
  143. };
  144. dbg_base_clk: dbg_base_clk@50 {
  145. #clock-cells = <0>;
  146. compatible = "altr,socfpga-perip-clk";
  147. clocks = <&main_pll>, <&osc1>;
  148. div-reg = <0xe8 0 9>;
  149. reg = <0x50>;
  150. };
  151. main_qspi_clk: main_qspi_clk@54 {
  152. #clock-cells = <0>;
  153. compatible = "altr,socfpga-perip-clk";
  154. clocks = <&main_pll>;
  155. reg = <0x54>;
  156. };
  157. main_nand_sdmmc_clk: main_nand_sdmmc_clk@58 {
  158. #clock-cells = <0>;
  159. compatible = "altr,socfpga-perip-clk";
  160. clocks = <&main_pll>;
  161. reg = <0x58>;
  162. };
  163. cfg_h2f_usr0_clk: cfg_h2f_usr0_clk@5c {
  164. #clock-cells = <0>;
  165. compatible = "altr,socfpga-perip-clk";
  166. clocks = <&main_pll>;
  167. reg = <0x5C>;
  168. };
  169. };
  170. periph_pll: periph_pll@80 {
  171. #address-cells = <1>;
  172. #size-cells = <0>;
  173. #clock-cells = <0>;
  174. compatible = "altr,socfpga-pll-clock";
  175. clocks = <&osc1>, <&osc2>, <&f2s_periph_ref_clk>;
  176. reg = <0x80>;
  177. emac0_clk: emac0_clk@88 {
  178. #clock-cells = <0>;
  179. compatible = "altr,socfpga-perip-clk";
  180. clocks = <&periph_pll>;
  181. reg = <0x88>;
  182. };
  183. emac1_clk: emac1_clk@8c {
  184. #clock-cells = <0>;
  185. compatible = "altr,socfpga-perip-clk";
  186. clocks = <&periph_pll>;
  187. reg = <0x8C>;
  188. };
  189. per_qspi_clk: per_qsi_clk@90 {
  190. #clock-cells = <0>;
  191. compatible = "altr,socfpga-perip-clk";
  192. clocks = <&periph_pll>;
  193. reg = <0x90>;
  194. };
  195. per_nand_mmc_clk: per_nand_mmc_clk@94 {
  196. #clock-cells = <0>;
  197. compatible = "altr,socfpga-perip-clk";
  198. clocks = <&periph_pll>;
  199. reg = <0x94>;
  200. };
  201. per_base_clk: per_base_clk@98 {
  202. #clock-cells = <0>;
  203. compatible = "altr,socfpga-perip-clk";
  204. clocks = <&periph_pll>;
  205. reg = <0x98>;
  206. };
  207. h2f_usr1_clk: h2f_usr1_clk@9c {
  208. #clock-cells = <0>;
  209. compatible = "altr,socfpga-perip-clk";
  210. clocks = <&periph_pll>;
  211. reg = <0x9C>;
  212. };
  213. };
  214. sdram_pll: sdram_pll@c0 {
  215. #address-cells = <1>;
  216. #size-cells = <0>;
  217. #clock-cells = <0>;
  218. compatible = "altr,socfpga-pll-clock";
  219. clocks = <&osc1>, <&osc2>, <&f2s_sdram_ref_clk>;
  220. reg = <0xC0>;
  221. ddr_dqs_clk: ddr_dqs_clk@c8 {
  222. #clock-cells = <0>;
  223. compatible = "altr,socfpga-perip-clk";
  224. clocks = <&sdram_pll>;
  225. reg = <0xC8>;
  226. };
  227. ddr_2x_dqs_clk: ddr_2x_dqs_clk@cc {
  228. #clock-cells = <0>;
  229. compatible = "altr,socfpga-perip-clk";
  230. clocks = <&sdram_pll>;
  231. reg = <0xCC>;
  232. };
  233. ddr_dq_clk: ddr_dq_clk@d0 {
  234. #clock-cells = <0>;
  235. compatible = "altr,socfpga-perip-clk";
  236. clocks = <&sdram_pll>;
  237. reg = <0xD0>;
  238. };
  239. h2f_usr2_clk: h2f_usr2_clk@d4 {
  240. #clock-cells = <0>;
  241. compatible = "altr,socfpga-perip-clk";
  242. clocks = <&sdram_pll>;
  243. reg = <0xD4>;
  244. };
  245. };
  246. mpu_periph_clk: mpu_periph_clk {
  247. #clock-cells = <0>;
  248. compatible = "altr,socfpga-perip-clk";
  249. clocks = <&mpuclk>;
  250. fixed-divider = <4>;
  251. };
  252. mpu_l2_ram_clk: mpu_l2_ram_clk {
  253. #clock-cells = <0>;
  254. compatible = "altr,socfpga-perip-clk";
  255. clocks = <&mpuclk>;
  256. fixed-divider = <2>;
  257. };
  258. l4_main_clk: l4_main_clk {
  259. #clock-cells = <0>;
  260. compatible = "altr,socfpga-gate-clk";
  261. clocks = <&mainclk>;
  262. clk-gate = <0x60 0>;
  263. };
  264. l3_main_clk: l3_main_clk {
  265. #clock-cells = <0>;
  266. compatible = "altr,socfpga-perip-clk";
  267. clocks = <&mainclk>;
  268. fixed-divider = <1>;
  269. };
  270. l3_mp_clk: l3_mp_clk {
  271. #clock-cells = <0>;
  272. compatible = "altr,socfpga-gate-clk";
  273. clocks = <&mainclk>;
  274. div-reg = <0x64 0 2>;
  275. clk-gate = <0x60 1>;
  276. };
  277. l3_sp_clk: l3_sp_clk {
  278. #clock-cells = <0>;
  279. compatible = "altr,socfpga-gate-clk";
  280. clocks = <&l3_mp_clk>;
  281. div-reg = <0x64 2 2>;
  282. };
  283. l4_mp_clk: l4_mp_clk {
  284. #clock-cells = <0>;
  285. compatible = "altr,socfpga-gate-clk";
  286. clocks = <&mainclk>, <&per_base_clk>;
  287. div-reg = <0x64 4 3>;
  288. clk-gate = <0x60 2>;
  289. };
  290. l4_sp_clk: l4_sp_clk {
  291. #clock-cells = <0>;
  292. compatible = "altr,socfpga-gate-clk";
  293. clocks = <&mainclk>, <&per_base_clk>;
  294. div-reg = <0x64 7 3>;
  295. clk-gate = <0x60 3>;
  296. };
  297. dbg_at_clk: dbg_at_clk {
  298. #clock-cells = <0>;
  299. compatible = "altr,socfpga-gate-clk";
  300. clocks = <&dbg_base_clk>;
  301. div-reg = <0x68 0 2>;
  302. clk-gate = <0x60 4>;
  303. };
  304. dbg_clk: dbg_clk {
  305. #clock-cells = <0>;
  306. compatible = "altr,socfpga-gate-clk";
  307. clocks = <&dbg_at_clk>;
  308. div-reg = <0x68 2 2>;
  309. clk-gate = <0x60 5>;
  310. };
  311. dbg_trace_clk: dbg_trace_clk {
  312. #clock-cells = <0>;
  313. compatible = "altr,socfpga-gate-clk";
  314. clocks = <&dbg_base_clk>;
  315. div-reg = <0x6C 0 3>;
  316. clk-gate = <0x60 6>;
  317. };
  318. dbg_timer_clk: dbg_timer_clk {
  319. #clock-cells = <0>;
  320. compatible = "altr,socfpga-gate-clk";
  321. clocks = <&dbg_base_clk>;
  322. clk-gate = <0x60 7>;
  323. };
  324. cfg_clk: cfg_clk {
  325. #clock-cells = <0>;
  326. compatible = "altr,socfpga-gate-clk";
  327. clocks = <&cfg_h2f_usr0_clk>;
  328. clk-gate = <0x60 8>;
  329. };
  330. h2f_user0_clk: h2f_user0_clk {
  331. #clock-cells = <0>;
  332. compatible = "altr,socfpga-gate-clk";
  333. clocks = <&cfg_h2f_usr0_clk>;
  334. clk-gate = <0x60 9>;
  335. };
  336. emac_0_clk: emac_0_clk {
  337. #clock-cells = <0>;
  338. compatible = "altr,socfpga-gate-clk";
  339. clocks = <&emac0_clk>;
  340. clk-gate = <0xa0 0>;
  341. };
  342. emac_1_clk: emac_1_clk {
  343. #clock-cells = <0>;
  344. compatible = "altr,socfpga-gate-clk";
  345. clocks = <&emac1_clk>;
  346. clk-gate = <0xa0 1>;
  347. };
  348. usb_mp_clk: usb_mp_clk {
  349. #clock-cells = <0>;
  350. compatible = "altr,socfpga-gate-clk";
  351. clocks = <&per_base_clk>;
  352. clk-gate = <0xa0 2>;
  353. div-reg = <0xa4 0 3>;
  354. };
  355. spi_m_clk: spi_m_clk {
  356. #clock-cells = <0>;
  357. compatible = "altr,socfpga-gate-clk";
  358. clocks = <&per_base_clk>;
  359. clk-gate = <0xa0 3>;
  360. div-reg = <0xa4 3 3>;
  361. };
  362. can0_clk: can0_clk {
  363. #clock-cells = <0>;
  364. compatible = "altr,socfpga-gate-clk";
  365. clocks = <&per_base_clk>;
  366. clk-gate = <0xa0 4>;
  367. div-reg = <0xa4 6 3>;
  368. };
  369. can1_clk: can1_clk {
  370. #clock-cells = <0>;
  371. compatible = "altr,socfpga-gate-clk";
  372. clocks = <&per_base_clk>;
  373. clk-gate = <0xa0 5>;
  374. div-reg = <0xa4 9 3>;
  375. };
  376. gpio_db_clk: gpio_db_clk {
  377. #clock-cells = <0>;
  378. compatible = "altr,socfpga-gate-clk";
  379. clocks = <&per_base_clk>;
  380. clk-gate = <0xa0 6>;
  381. div-reg = <0xa8 0 24>;
  382. };
  383. h2f_user1_clk: h2f_user1_clk {
  384. #clock-cells = <0>;
  385. compatible = "altr,socfpga-gate-clk";
  386. clocks = <&h2f_usr1_clk>;
  387. clk-gate = <0xa0 7>;
  388. };
  389. sdmmc_clk: sdmmc_clk {
  390. #clock-cells = <0>;
  391. compatible = "altr,socfpga-gate-clk";
  392. clocks = <&f2s_periph_ref_clk>, <&main_nand_sdmmc_clk>, <&per_nand_mmc_clk>;
  393. clk-gate = <0xa0 8>;
  394. clk-phase = <0 135>;
  395. };
  396. sdmmc_clk_divided: sdmmc_clk_divided {
  397. #clock-cells = <0>;
  398. compatible = "altr,socfpga-gate-clk";
  399. clocks = <&sdmmc_clk>;
  400. clk-gate = <0xa0 8>;
  401. fixed-divider = <4>;
  402. };
  403. nand_x_clk: nand_x_clk {
  404. #clock-cells = <0>;
  405. compatible = "altr,socfpga-gate-clk";
  406. clocks = <&f2s_periph_ref_clk>, <&main_nand_sdmmc_clk>, <&per_nand_mmc_clk>;
  407. clk-gate = <0xa0 9>;
  408. };
  409. nand_ecc_clk: nand_ecc_clk {
  410. #clock-cells = <0>;
  411. compatible = "altr,socfpga-gate-clk";
  412. clocks = <&nand_x_clk>;
  413. clk-gate = <0xa0 9>;
  414. };
  415. nand_clk: nand_clk {
  416. #clock-cells = <0>;
  417. compatible = "altr,socfpga-gate-clk";
  418. clocks = <&nand_x_clk>;
  419. clk-gate = <0xa0 10>;
  420. fixed-divider = <4>;
  421. };
  422. qspi_clk: qspi_clk {
  423. #clock-cells = <0>;
  424. compatible = "altr,socfpga-gate-clk";
  425. clocks = <&f2s_periph_ref_clk>, <&main_qspi_clk>, <&per_qspi_clk>;
  426. clk-gate = <0xa0 11>;
  427. };
  428. ddr_dqs_clk_gate: ddr_dqs_clk_gate {
  429. #clock-cells = <0>;
  430. compatible = "altr,socfpga-gate-clk";
  431. clocks = <&ddr_dqs_clk>;
  432. clk-gate = <0xd8 0>;
  433. };
  434. ddr_2x_dqs_clk_gate: ddr_2x_dqs_clk_gate {
  435. #clock-cells = <0>;
  436. compatible = "altr,socfpga-gate-clk";
  437. clocks = <&ddr_2x_dqs_clk>;
  438. clk-gate = <0xd8 1>;
  439. };
  440. ddr_dq_clk_gate: ddr_dq_clk_gate {
  441. #clock-cells = <0>;
  442. compatible = "altr,socfpga-gate-clk";
  443. clocks = <&ddr_dq_clk>;
  444. clk-gate = <0xd8 2>;
  445. };
  446. h2f_user2_clk: h2f_user2_clk {
  447. #clock-cells = <0>;
  448. compatible = "altr,socfpga-gate-clk";
  449. clocks = <&h2f_usr2_clk>;
  450. clk-gate = <0xd8 3>;
  451. };
  452. };
  453. };
  454. fpga_bridge0: fpga_bridge@ff400000 {
  455. compatible = "altr,socfpga-lwhps2fpga-bridge";
  456. reg = <0xff400000 0x100000>;
  457. resets = <&rst LWHPS2FPGA_RESET>;
  458. clocks = <&l4_main_clk>;
  459. status = "disabled";
  460. };
  461. fpga_bridge1: fpga_bridge@ff500000 {
  462. compatible = "altr,socfpga-hps2fpga-bridge";
  463. reg = <0xff500000 0x10000>;
  464. resets = <&rst HPS2FPGA_RESET>;
  465. clocks = <&l4_main_clk>;
  466. status = "disabled";
  467. };
  468. fpga_bridge2: fpga-bridge@ff600000 {
  469. compatible = "altr,socfpga-fpga2hps-bridge";
  470. reg = <0xff600000 0x100000>;
  471. resets = <&rst FPGA2HPS_RESET>;
  472. clocks = <&l4_main_clk>;
  473. status = "disabled";
  474. };
  475. fpga_bridge3: fpga-bridge@ffc25080 {
  476. compatible = "altr,socfpga-fpga2sdram-bridge";
  477. reg = <0xffc25080 0x4>;
  478. status = "disabled";
  479. };
  480. fpgamgr0: fpgamgr@ff706000 {
  481. compatible = "altr,socfpga-fpga-mgr";
  482. reg = <0xff706000 0x1000
  483. 0xffb90000 0x4>;
  484. interrupts = <0 175 4>;
  485. };
  486. socfpga_axi_setup: stmmac-axi-config {
  487. snps,wr_osr_lmt = <0xf>;
  488. snps,rd_osr_lmt = <0xf>;
  489. snps,blen = <0 0 0 0 16 0 0>;
  490. };
  491. gmac0: ethernet@ff700000 {
  492. compatible = "altr,socfpga-stmmac", "snps,dwmac-3.70a", "snps,dwmac";
  493. altr,sysmgr-syscon = <&sysmgr 0x60 0>;
  494. reg = <0xff700000 0x2000>;
  495. interrupts = <0 115 4>;
  496. interrupt-names = "macirq";
  497. mac-address = [00 00 00 00 00 00];/* Filled in by U-Boot */
  498. clocks = <&emac_0_clk>;
  499. clock-names = "stmmaceth";
  500. resets = <&rst EMAC0_RESET>;
  501. reset-names = "stmmaceth";
  502. snps,multicast-filter-bins = <256>;
  503. snps,perfect-filter-entries = <128>;
  504. tx-fifo-depth = <4096>;
  505. rx-fifo-depth = <4096>;
  506. snps,axi-config = <&socfpga_axi_setup>;
  507. status = "disabled";
  508. };
  509. gmac1: ethernet@ff702000 {
  510. compatible = "altr,socfpga-stmmac", "snps,dwmac-3.70a", "snps,dwmac";
  511. altr,sysmgr-syscon = <&sysmgr 0x60 2>;
  512. reg = <0xff702000 0x2000>;
  513. interrupts = <0 120 4>;
  514. interrupt-names = "macirq";
  515. mac-address = [00 00 00 00 00 00];/* Filled in by U-Boot */
  516. clocks = <&emac_1_clk>;
  517. clock-names = "stmmaceth";
  518. resets = <&rst EMAC1_RESET>;
  519. reset-names = "stmmaceth";
  520. snps,multicast-filter-bins = <256>;
  521. snps,perfect-filter-entries = <128>;
  522. tx-fifo-depth = <4096>;
  523. rx-fifo-depth = <4096>;
  524. snps,axi-config = <&socfpga_axi_setup>;
  525. status = "disabled";
  526. };
  527. gpio0: gpio@ff708000 {
  528. #address-cells = <1>;
  529. #size-cells = <0>;
  530. compatible = "snps,dw-apb-gpio";
  531. reg = <0xff708000 0x1000>;
  532. clocks = <&l4_mp_clk>;
  533. resets = <&rst GPIO0_RESET>;
  534. status = "disabled";
  535. porta: gpio-controller@0 {
  536. compatible = "snps,dw-apb-gpio-port";
  537. gpio-controller;
  538. #gpio-cells = <2>;
  539. snps,nr-gpios = <29>;
  540. reg = <0>;
  541. interrupt-controller;
  542. #interrupt-cells = <2>;
  543. interrupts = <0 164 4>;
  544. };
  545. };
  546. gpio1: gpio@ff709000 {
  547. #address-cells = <1>;
  548. #size-cells = <0>;
  549. compatible = "snps,dw-apb-gpio";
  550. reg = <0xff709000 0x1000>;
  551. clocks = <&l4_mp_clk>;
  552. resets = <&rst GPIO1_RESET>;
  553. status = "disabled";
  554. portb: gpio-controller@0 {
  555. compatible = "snps,dw-apb-gpio-port";
  556. gpio-controller;
  557. #gpio-cells = <2>;
  558. snps,nr-gpios = <29>;
  559. reg = <0>;
  560. interrupt-controller;
  561. #interrupt-cells = <2>;
  562. interrupts = <0 165 4>;
  563. };
  564. };
  565. gpio2: gpio@ff70a000 {
  566. #address-cells = <1>;
  567. #size-cells = <0>;
  568. compatible = "snps,dw-apb-gpio";
  569. reg = <0xff70a000 0x1000>;
  570. clocks = <&l4_mp_clk>;
  571. resets = <&rst GPIO2_RESET>;
  572. status = "disabled";
  573. portc: gpio-controller@0 {
  574. compatible = "snps,dw-apb-gpio-port";
  575. gpio-controller;
  576. #gpio-cells = <2>;
  577. snps,nr-gpios = <27>;
  578. reg = <0>;
  579. interrupt-controller;
  580. #interrupt-cells = <2>;
  581. interrupts = <0 166 4>;
  582. };
  583. };
  584. i2c0: i2c@ffc04000 {
  585. #address-cells = <1>;
  586. #size-cells = <0>;
  587. compatible = "snps,designware-i2c";
  588. reg = <0xffc04000 0x1000>;
  589. resets = <&rst I2C0_RESET>;
  590. clocks = <&l4_sp_clk>;
  591. interrupts = <0 158 0x4>;
  592. status = "disabled";
  593. };
  594. i2c1: i2c@ffc05000 {
  595. #address-cells = <1>;
  596. #size-cells = <0>;
  597. compatible = "snps,designware-i2c";
  598. reg = <0xffc05000 0x1000>;
  599. resets = <&rst I2C1_RESET>;
  600. clocks = <&l4_sp_clk>;
  601. interrupts = <0 159 0x4>;
  602. status = "disabled";
  603. };
  604. i2c2: i2c@ffc06000 {
  605. #address-cells = <1>;
  606. #size-cells = <0>;
  607. compatible = "snps,designware-i2c";
  608. reg = <0xffc06000 0x1000>;
  609. resets = <&rst I2C2_RESET>;
  610. clocks = <&l4_sp_clk>;
  611. interrupts = <0 160 0x4>;
  612. status = "disabled";
  613. };
  614. i2c3: i2c@ffc07000 {
  615. #address-cells = <1>;
  616. #size-cells = <0>;
  617. compatible = "snps,designware-i2c";
  618. reg = <0xffc07000 0x1000>;
  619. resets = <&rst I2C3_RESET>;
  620. clocks = <&l4_sp_clk>;
  621. interrupts = <0 161 0x4>;
  622. status = "disabled";
  623. };
  624. eccmgr: eccmgr {
  625. compatible = "altr,socfpga-ecc-manager";
  626. #address-cells = <1>;
  627. #size-cells = <1>;
  628. ranges;
  629. l2-ecc@ffd08140 {
  630. compatible = "altr,socfpga-l2-ecc";
  631. reg = <0xffd08140 0x4>;
  632. interrupts = <0 36 1>, <0 37 1>;
  633. };
  634. ocram-ecc@ffd08144 {
  635. compatible = "altr,socfpga-ocram-ecc";
  636. reg = <0xffd08144 0x4>;
  637. iram = <&ocram>;
  638. interrupts = <0 178 1>, <0 179 1>;
  639. };
  640. };
  641. L2: cache-controller@fffef000 {
  642. compatible = "arm,pl310-cache";
  643. reg = <0xfffef000 0x1000>;
  644. interrupts = <0 38 0x04>;
  645. cache-unified;
  646. cache-level = <2>;
  647. arm,tag-latency = <1 1 1>;
  648. arm,data-latency = <2 1 1>;
  649. prefetch-data = <1>;
  650. prefetch-instr = <1>;
  651. arm,shared-override;
  652. arm,double-linefill = <1>;
  653. arm,double-linefill-incr = <0>;
  654. arm,double-linefill-wrap = <1>;
  655. arm,prefetch-drop = <0>;
  656. arm,prefetch-offset = <7>;
  657. };
  658. l3regs@0xff800000 {
  659. compatible = "altr,l3regs", "syscon";
  660. reg = <0xff800000 0x1000>;
  661. };
  662. mmc: dwmmc0@ff704000 {
  663. compatible = "altr,socfpga-dw-mshc";
  664. reg = <0xff704000 0x1000>;
  665. interrupts = <0 139 4>;
  666. fifo-depth = <0x400>;
  667. #address-cells = <1>;
  668. #size-cells = <0>;
  669. clocks = <&l4_mp_clk>, <&sdmmc_clk_divided>;
  670. clock-names = "biu", "ciu";
  671. resets = <&rst SDMMC_RESET>;
  672. status = "disabled";
  673. };
  674. nand0: nand@ff900000 {
  675. #address-cells = <0x1>;
  676. #size-cells = <0x0>;
  677. compatible = "altr,socfpga-denali-nand";
  678. reg = <0xff900000 0x100000>,
  679. <0xffb80000 0x10000>;
  680. reg-names = "nand_data", "denali_reg";
  681. interrupts = <0x0 0x90 0x4>;
  682. clocks = <&nand_clk>, <&nand_x_clk>, <&nand_ecc_clk>;
  683. clock-names = "nand", "nand_x", "ecc";
  684. resets = <&rst NAND_RESET>;
  685. status = "disabled";
  686. };
  687. ocram: sram@ffff0000 {
  688. compatible = "mmio-sram";
  689. reg = <0xffff0000 0x10000>;
  690. };
  691. qspi: spi@ff705000 {
  692. compatible = "intel,socfpga-qspi", "cdns,qspi-nor";
  693. #address-cells = <1>;
  694. #size-cells = <0>;
  695. reg = <0xff705000 0x1000>,
  696. <0xffa00000 0x1000>;
  697. interrupts = <0 151 4>;
  698. cdns,fifo-depth = <128>;
  699. cdns,fifo-width = <4>;
  700. cdns,trigger-address = <0x00000000>;
  701. clocks = <&qspi_clk>;
  702. resets = <&rst QSPI_RESET>;
  703. status = "disabled";
  704. };
  705. rst: rstmgr@ffd05000 {
  706. #reset-cells = <1>;
  707. compatible = "altr,rst-mgr";
  708. reg = <0xffd05000 0x1000>;
  709. altr,modrst-offset = <0x10>;
  710. };
  711. scu: snoop-control-unit@fffec000 {
  712. compatible = "arm,cortex-a9-scu";
  713. reg = <0xfffec000 0x100>;
  714. };
  715. sdr: sdr@ffc25000 {
  716. compatible = "altr,sdr-ctl", "syscon";
  717. reg = <0xffc25000 0x1000>;
  718. resets = <&rst SDR_RESET>;
  719. };
  720. sdramedac {
  721. compatible = "altr,sdram-edac";
  722. altr,sdr-syscon = <&sdr>;
  723. interrupts = <0 39 4>;
  724. };
  725. spi0: spi@fff00000 {
  726. compatible = "snps,dw-apb-ssi";
  727. #address-cells = <1>;
  728. #size-cells = <0>;
  729. reg = <0xfff00000 0x1000>;
  730. interrupts = <0 154 4>;
  731. num-cs = <4>;
  732. clocks = <&spi_m_clk>;
  733. resets = <&rst SPIM0_RESET>;
  734. reset-names = "spi";
  735. status = "disabled";
  736. };
  737. spi1: spi@fff01000 {
  738. compatible = "snps,dw-apb-ssi";
  739. #address-cells = <1>;
  740. #size-cells = <0>;
  741. reg = <0xfff01000 0x1000>;
  742. interrupts = <0 155 4>;
  743. num-cs = <4>;
  744. clocks = <&spi_m_clk>;
  745. resets = <&rst SPIM1_RESET>;
  746. reset-names = "spi";
  747. status = "disabled";
  748. };
  749. sysmgr: sysmgr@ffd08000 {
  750. compatible = "altr,sys-mgr", "syscon";
  751. reg = <0xffd08000 0x4000>;
  752. };
  753. /* Local timer */
  754. timer@fffec600 {
  755. compatible = "arm,cortex-a9-twd-timer";
  756. reg = <0xfffec600 0x100>;
  757. interrupts = <1 13 0xf01>;
  758. clocks = <&mpu_periph_clk>;
  759. };
  760. timer0: timer0@ffc08000 {
  761. compatible = "snps,dw-apb-timer";
  762. interrupts = <0 167 4>;
  763. reg = <0xffc08000 0x1000>;
  764. clocks = <&l4_sp_clk>;
  765. clock-names = "timer";
  766. resets = <&rst SPTIMER0_RESET>;
  767. reset-names = "timer";
  768. };
  769. timer1: timer1@ffc09000 {
  770. compatible = "snps,dw-apb-timer";
  771. interrupts = <0 168 4>;
  772. reg = <0xffc09000 0x1000>;
  773. clocks = <&l4_sp_clk>;
  774. clock-names = "timer";
  775. resets = <&rst SPTIMER1_RESET>;
  776. reset-names = "timer";
  777. };
  778. timer2: timer2@ffd00000 {
  779. compatible = "snps,dw-apb-timer";
  780. interrupts = <0 169 4>;
  781. reg = <0xffd00000 0x1000>;
  782. clocks = <&osc1>;
  783. clock-names = "timer";
  784. resets = <&rst OSC1TIMER0_RESET>;
  785. reset-names = "timer";
  786. };
  787. timer3: timer3@ffd01000 {
  788. compatible = "snps,dw-apb-timer";
  789. interrupts = <0 170 4>;
  790. reg = <0xffd01000 0x1000>;
  791. clocks = <&osc1>;
  792. clock-names = "timer";
  793. resets = <&rst OSC1TIMER1_RESET>;
  794. reset-names = "timer";
  795. };
  796. uart0: serial0@ffc02000 {
  797. compatible = "snps,dw-apb-uart";
  798. reg = <0xffc02000 0x1000>;
  799. interrupts = <0 162 4>;
  800. reg-shift = <2>;
  801. reg-io-width = <4>;
  802. clocks = <&l4_sp_clk>;
  803. dmas = <&pdma 28>,
  804. <&pdma 29>;
  805. dma-names = "tx", "rx";
  806. resets = <&rst UART0_RESET>;
  807. };
  808. uart1: serial1@ffc03000 {
  809. compatible = "snps,dw-apb-uart";
  810. reg = <0xffc03000 0x1000>;
  811. interrupts = <0 163 4>;
  812. reg-shift = <2>;
  813. reg-io-width = <4>;
  814. clocks = <&l4_sp_clk>;
  815. dmas = <&pdma 30>,
  816. <&pdma 31>;
  817. dma-names = "tx", "rx";
  818. resets = <&rst UART1_RESET>;
  819. };
  820. usbphy0: usbphy {
  821. #phy-cells = <0>;
  822. compatible = "usb-nop-xceiv";
  823. status = "okay";
  824. };
  825. usb0: usb@ffb00000 {
  826. compatible = "snps,dwc2";
  827. reg = <0xffb00000 0xffff>;
  828. interrupts = <0 125 4>;
  829. clocks = <&usb_mp_clk>;
  830. clock-names = "otg";
  831. resets = <&rst USB0_RESET>;
  832. reset-names = "dwc2";
  833. phys = <&usbphy0>;
  834. phy-names = "usb2-phy";
  835. status = "disabled";
  836. };
  837. usb1: usb@ffb40000 {
  838. compatible = "snps,dwc2";
  839. reg = <0xffb40000 0xffff>;
  840. interrupts = <0 128 4>;
  841. clocks = <&usb_mp_clk>;
  842. clock-names = "otg";
  843. resets = <&rst USB1_RESET>;
  844. reset-names = "dwc2";
  845. phys = <&usbphy0>;
  846. phy-names = "usb2-phy";
  847. status = "disabled";
  848. };
  849. watchdog0: watchdog@ffd02000 {
  850. compatible = "snps,dw-wdt";
  851. reg = <0xffd02000 0x1000>;
  852. interrupts = <0 171 4>;
  853. clocks = <&osc1>;
  854. resets = <&rst L4WD0_RESET>;
  855. status = "disabled";
  856. };
  857. watchdog1: watchdog@ffd03000 {
  858. compatible = "snps,dw-wdt";
  859. reg = <0xffd03000 0x1000>;
  860. interrupts = <0 172 4>;
  861. clocks = <&osc1>;
  862. resets = <&rst L4WD1_RESET>;
  863. status = "disabled";
  864. };
  865. };
  866. };