123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334 |
- // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
- /*
- * Google Veyron Jaq Rev 1+ board device tree source
- *
- * Copyright 2015 Google, Inc
- */
- /dts-v1/;
- #include "rk3288-veyron-chromebook.dtsi"
- #include "cros-ec-sbs.dtsi"
- / {
- model = "Google Jaq";
- compatible = "google,veyron-jaq-rev5", "google,veyron-jaq-rev4",
- "google,veyron-jaq-rev3", "google,veyron-jaq-rev2",
- "google,veyron-jaq-rev1", "google,veyron-jaq",
- "google,veyron", "rockchip,rk3288";
- };
- &backlight {
- /* Jaq panel PWM must be >= 3%, so start non-zero brightness at 8 */
- brightness-levels = <8 255>;
- num-interpolated-steps = <247>;
- };
- &rk808 {
- pinctrl-names = "default";
- pinctrl-0 = <&pmic_int_l &dvs_1 &dvs_2>;
- dvs-gpios = <&gpio7 RK_PB4 GPIO_ACTIVE_HIGH>,
- <&gpio7 RK_PB7 GPIO_ACTIVE_HIGH>;
- regulators {
- mic_vcc: LDO_REG2 {
- regulator-name = "mic_vcc";
- regulator-always-on;
- regulator-boot-on;
- regulator-min-microvolt = <1800000>;
- regulator-max-microvolt = <1800000>;
- regulator-state-mem {
- regulator-off-in-suspend;
- };
- };
- };
- };
- &sdio0 {
- #address-cells = <1>;
- #size-cells = <0>;
- btmrvl: btmrvl@2 {
- compatible = "marvell,sd8897-bt";
- reg = <2>;
- interrupt-parent = <&gpio4>;
- interrupts = <RK_PD7 IRQ_TYPE_LEVEL_LOW>;
- marvell,wakeup-pin = /bits/ 16 <13>;
- pinctrl-names = "default";
- pinctrl-0 = <&bt_host_wake_l>;
- };
- };
- &sdmmc {
- disable-wp;
- pinctrl-names = "default";
- pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_cd_disabled &sdmmc_cd_pin
- &sdmmc_bus4>;
- };
- &vcc_5v {
- enable-active-high;
- gpio = <&gpio7 RK_PC5 GPIO_ACTIVE_HIGH>;
- pinctrl-names = "default";
- pinctrl-0 = <&drv_5v>;
- };
- &vcc50_hdmi {
- enable-active-high;
- gpio = <&gpio5 RK_PC3 GPIO_ACTIVE_HIGH>;
- pinctrl-names = "default";
- pinctrl-0 = <&vcc50_hdmi_en>;
- };
- &gpio0 {
- gpio-line-names = "PMIC_SLEEP_AP",
- "DDRIO_PWROFF",
- "DDRIO_RETEN",
- "TS3A227E_INT_L",
- "PMIC_INT_L",
- "PWR_KEY_L",
- "AP_LID_INT_L",
- "EC_IN_RW",
- "AC_PRESENT_AP",
- /*
- * RECOVERY_SW_L is Chrome OS ABI. Schematics call
- * it REC_MODE_L.
- */
- "RECOVERY_SW_L",
- "OTP_OUT",
- "HOST1_PWR_EN",
- "USBOTG_PWREN_H",
- "AP_WARM_RESET_H",
- "nFALUT2",
- "I2C0_SDA_PMIC",
- "I2C0_SCL_PMIC",
- "SUSPEND_L",
- "USB_INT";
- };
- &gpio2 {
- gpio-line-names = "CONFIG0",
- "CONFIG1",
- "CONFIG2",
- "",
- "",
- "",
- "",
- "CONFIG3",
- "",
- "EMMC_RST_L",
- "",
- "",
- "BL_PWR_EN",
- "AVDD_1V8_DISP_EN";
- };
- &gpio3 {
- gpio-line-names = "FLASH0_D0",
- "FLASH0_D1",
- "FLASH0_D2",
- "FLASH0_D3",
- "FLASH0_D4",
- "FLASH0_D5",
- "FLASH0_D6",
- "FLASH0_D7",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "FLASH0_CS2/EMMC_CMD",
- "",
- "FLASH0_DQS/EMMC_CLKO";
- };
- &gpio4 {
- gpio-line-names = "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "UART0_RXD",
- "UART0_TXD",
- "UART0_CTS",
- "UART0_RTS",
- "SDIO0_D0",
- "SDIO0_D1",
- "SDIO0_D2",
- "SDIO0_D3",
- "SDIO0_CMD",
- "SDIO0_CLK",
- "BT_DEV_WAKE", /* Maybe missing from mighty? */
- "",
- "WIFI_ENABLE_H",
- "BT_ENABLE_L",
- "WIFI_HOST_WAKE",
- "BT_HOST_WAKE";
- };
- &gpio5 {
- gpio-line-names = "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "",
- "SPI0_CLK",
- "SPI0_CS0",
- "SPI0_TXD",
- "SPI0_RXD",
- "",
- "",
- "",
- "VCC50_HDMI_EN";
- };
- &gpio6 {
- gpio-line-names = "I2S0_SCLK",
- "I2S0_LRCK_RX",
- "I2S0_LRCK_TX",
- "I2S0_SDI",
- "I2S0_SDO0",
- "HP_DET_H",
- "ALS_INT",
- "INT_CODEC",
- "I2S0_CLK",
- "I2C2_SDA",
- "I2C2_SCL",
- "MICDET",
- "",
- "",
- "",
- "",
- "SDMMC_D0",
- "SDMMC_D1",
- "SDMMC_D2",
- "SDMMC_D3",
- "SDMMC_CLK",
- "SDMMC_CMD";
- };
- &gpio7 {
- gpio-line-names = "LCDC_BL",
- "PWM_LOG",
- "BL_EN",
- "TRACKPAD_INT",
- "TPM_INT_H",
- "SDMMC_DET_L",
- /*
- * AP_FLASH_WP_L is Chrome OS ABI. Schematics call
- * it FW_WP_AP.
- */
- "AP_FLASH_WP_L",
- "EC_INT",
- "CPU_NMI",
- "DVSOK",
- "SDMMC_WP", /* mighty only */
- "EDP_HPD",
- "DVS1",
- "nFALUT1", /* nFAULT1 on jaq */
- "LCD_EN",
- "DVS2",
- "VCC5V_GOOD_H",
- "I2C4_SDA_TP",
- "I2C4_SCL_TP",
- "I2C5_SDA_HDMI",
- "I2C5_SCL_HDMI",
- "5V_DRV",
- "UART2_RXD",
- "UART2_TXD";
- };
- &gpio8 {
- gpio-line-names = "RAM_ID0",
- "RAM_ID1",
- "RAM_ID2",
- "RAM_ID3",
- "I2C1_SDA_TPM",
- "I2C1_SCL_TPM",
- "SPI2_CLK",
- "SPI2_CS0",
- "SPI2_RXD",
- "SPI2_TXD";
- };
- &pinctrl {
- pinctrl-names = "default", "sleep";
- pinctrl-0 = <
- /* Common for sleep and wake, but no owners */
- &ddr0_retention
- &ddrio_pwroff
- &global_pwroff
- /* Wake only */
- &suspend_l_wake
- &bt_dev_wake_awake
- >;
- pinctrl-1 = <
- /* Common for sleep and wake, but no owners */
- &ddr0_retention
- &ddrio_pwroff
- &global_pwroff
- /* Sleep only */
- &suspend_l_sleep
- &bt_dev_wake_sleep
- >;
- buck-5v {
- drv_5v: drv-5v {
- rockchip,pins = <7 RK_PC5 RK_FUNC_GPIO &pcfg_pull_none>;
- };
- };
- hdmi {
- vcc50_hdmi_en: vcc50-hdmi-en {
- rockchip,pins = <5 RK_PC3 RK_FUNC_GPIO &pcfg_pull_none>;
- };
- };
- pmic {
- dvs_1: dvs-1 {
- rockchip,pins = <7 RK_PB4 RK_FUNC_GPIO &pcfg_pull_down>;
- };
- dvs_2: dvs-2 {
- rockchip,pins = <7 RK_PB7 RK_FUNC_GPIO &pcfg_pull_down>;
- };
- };
- };
|