rk3188.dtsi 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Copyright (c) 2013 MundoReader S.L.
  4. * Author: Heiko Stuebner <[email protected]>
  5. */
  6. #include <dt-bindings/gpio/gpio.h>
  7. #include <dt-bindings/pinctrl/rockchip.h>
  8. #include <dt-bindings/clock/rk3188-cru.h>
  9. #include <dt-bindings/power/rk3188-power.h>
  10. #include "rk3xxx.dtsi"
  11. / {
  12. compatible = "rockchip,rk3188";
  13. cpus {
  14. #address-cells = <1>;
  15. #size-cells = <0>;
  16. enable-method = "rockchip,rk3066-smp";
  17. cpu0: cpu@0 {
  18. device_type = "cpu";
  19. compatible = "arm,cortex-a9";
  20. next-level-cache = <&L2>;
  21. reg = <0x0>;
  22. clock-latency = <40000>;
  23. clocks = <&cru ARMCLK>;
  24. operating-points-v2 = <&cpu0_opp_table>;
  25. resets = <&cru SRST_CORE0>;
  26. };
  27. cpu1: cpu@1 {
  28. device_type = "cpu";
  29. compatible = "arm,cortex-a9";
  30. next-level-cache = <&L2>;
  31. reg = <0x1>;
  32. operating-points-v2 = <&cpu0_opp_table>;
  33. resets = <&cru SRST_CORE1>;
  34. };
  35. cpu2: cpu@2 {
  36. device_type = "cpu";
  37. compatible = "arm,cortex-a9";
  38. next-level-cache = <&L2>;
  39. reg = <0x2>;
  40. operating-points-v2 = <&cpu0_opp_table>;
  41. resets = <&cru SRST_CORE2>;
  42. };
  43. cpu3: cpu@3 {
  44. device_type = "cpu";
  45. compatible = "arm,cortex-a9";
  46. next-level-cache = <&L2>;
  47. reg = <0x3>;
  48. operating-points-v2 = <&cpu0_opp_table>;
  49. resets = <&cru SRST_CORE3>;
  50. };
  51. };
  52. cpu0_opp_table: opp-table-0 {
  53. compatible = "operating-points-v2";
  54. opp-shared;
  55. opp-312000000 {
  56. opp-hz = /bits/ 64 <312000000>;
  57. opp-microvolt = <875000>;
  58. clock-latency-ns = <40000>;
  59. };
  60. opp-504000000 {
  61. opp-hz = /bits/ 64 <504000000>;
  62. opp-microvolt = <925000>;
  63. };
  64. opp-600000000 {
  65. opp-hz = /bits/ 64 <600000000>;
  66. opp-microvolt = <950000>;
  67. opp-suspend;
  68. };
  69. opp-816000000 {
  70. opp-hz = /bits/ 64 <816000000>;
  71. opp-microvolt = <975000>;
  72. };
  73. opp-1008000000 {
  74. opp-hz = /bits/ 64 <1008000000>;
  75. opp-microvolt = <1075000>;
  76. };
  77. opp-1200000000 {
  78. opp-hz = /bits/ 64 <1200000000>;
  79. opp-microvolt = <1150000>;
  80. };
  81. opp-1416000000 {
  82. opp-hz = /bits/ 64 <1416000000>;
  83. opp-microvolt = <1250000>;
  84. };
  85. opp-1608000000 {
  86. opp-hz = /bits/ 64 <1608000000>;
  87. opp-microvolt = <1350000>;
  88. };
  89. };
  90. display-subsystem {
  91. compatible = "rockchip,display-subsystem";
  92. ports = <&vop0_out>, <&vop1_out>;
  93. };
  94. sram: sram@10080000 {
  95. compatible = "mmio-sram";
  96. reg = <0x10080000 0x8000>;
  97. #address-cells = <1>;
  98. #size-cells = <1>;
  99. ranges = <0 0x10080000 0x8000>;
  100. smp-sram@0 {
  101. compatible = "rockchip,rk3066-smp-sram";
  102. reg = <0x0 0x50>;
  103. };
  104. };
  105. vop0: vop@1010c000 {
  106. compatible = "rockchip,rk3188-vop";
  107. reg = <0x1010c000 0x1000>;
  108. interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
  109. clocks = <&cru ACLK_LCDC0>, <&cru DCLK_LCDC0>, <&cru HCLK_LCDC0>;
  110. clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
  111. power-domains = <&power RK3188_PD_VIO>;
  112. resets = <&cru SRST_LCDC0_AXI>, <&cru SRST_LCDC0_AHB>, <&cru SRST_LCDC0_DCLK>;
  113. reset-names = "axi", "ahb", "dclk";
  114. status = "disabled";
  115. vop0_out: port {
  116. #address-cells = <1>;
  117. #size-cells = <0>;
  118. };
  119. };
  120. vop1: vop@1010e000 {
  121. compatible = "rockchip,rk3188-vop";
  122. reg = <0x1010e000 0x1000>;
  123. interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
  124. clocks = <&cru ACLK_LCDC1>, <&cru DCLK_LCDC1>, <&cru HCLK_LCDC1>;
  125. clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
  126. power-domains = <&power RK3188_PD_VIO>;
  127. resets = <&cru SRST_LCDC1_AXI>, <&cru SRST_LCDC1_AHB>, <&cru SRST_LCDC1_DCLK>;
  128. reset-names = "axi", "ahb", "dclk";
  129. status = "disabled";
  130. vop1_out: port {
  131. #address-cells = <1>;
  132. #size-cells = <0>;
  133. };
  134. };
  135. timer3: timer@2000e000 {
  136. compatible = "rockchip,rk3188-timer", "rockchip,rk3288-timer";
  137. reg = <0x2000e000 0x20>;
  138. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  139. clocks = <&cru PCLK_TIMER3>, <&cru SCLK_TIMER3>;
  140. clock-names = "pclk", "timer";
  141. };
  142. timer6: timer@200380a0 {
  143. compatible = "rockchip,rk3188-timer", "rockchip,rk3288-timer";
  144. reg = <0x200380a0 0x20>;
  145. interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
  146. clocks = <&cru PCLK_TIMER0>, <&cru SCLK_TIMER6>;
  147. clock-names = "pclk", "timer";
  148. };
  149. i2s0: i2s@1011a000 {
  150. compatible = "rockchip,rk3188-i2s", "rockchip,rk3066-i2s";
  151. reg = <0x1011a000 0x2000>;
  152. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  153. pinctrl-names = "default";
  154. pinctrl-0 = <&i2s0_bus>;
  155. clocks = <&cru SCLK_I2S0>, <&cru HCLK_I2S0>;
  156. clock-names = "i2s_clk", "i2s_hclk";
  157. dmas = <&dmac1_s 6>, <&dmac1_s 7>;
  158. dma-names = "tx", "rx";
  159. rockchip,playback-channels = <2>;
  160. rockchip,capture-channels = <2>;
  161. #sound-dai-cells = <0>;
  162. status = "disabled";
  163. };
  164. spdif: sound@1011e000 {
  165. compatible = "rockchip,rk3188-spdif", "rockchip,rk3066-spdif";
  166. reg = <0x1011e000 0x2000>;
  167. #sound-dai-cells = <0>;
  168. clocks = <&cru SCLK_SPDIF>, <&cru HCLK_SPDIF>;
  169. clock-names = "mclk", "hclk";
  170. dmas = <&dmac1_s 8>;
  171. dma-names = "tx";
  172. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  173. pinctrl-names = "default";
  174. pinctrl-0 = <&spdif_tx>;
  175. status = "disabled";
  176. };
  177. cru: clock-controller@20000000 {
  178. compatible = "rockchip,rk3188-cru";
  179. reg = <0x20000000 0x1000>;
  180. clocks = <&xin24m>;
  181. clock-names = "xin24m";
  182. rockchip,grf = <&grf>;
  183. #clock-cells = <1>;
  184. #reset-cells = <1>;
  185. };
  186. efuse: efuse@20010000 {
  187. compatible = "rockchip,rk3188-efuse";
  188. reg = <0x20010000 0x4000>;
  189. #address-cells = <1>;
  190. #size-cells = <1>;
  191. clocks = <&cru PCLK_EFUSE>;
  192. clock-names = "pclk_efuse";
  193. cpu_leakage: cpu_leakage@17 {
  194. reg = <0x17 0x1>;
  195. };
  196. };
  197. pinctrl: pinctrl {
  198. compatible = "rockchip,rk3188-pinctrl";
  199. rockchip,grf = <&grf>;
  200. rockchip,pmu = <&pmu>;
  201. #address-cells = <1>;
  202. #size-cells = <1>;
  203. ranges;
  204. gpio0: gpio@2000a000 {
  205. compatible = "rockchip,rk3188-gpio-bank0";
  206. reg = <0x2000a000 0x100>;
  207. interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
  208. clocks = <&cru PCLK_GPIO0>;
  209. gpio-controller;
  210. #gpio-cells = <2>;
  211. interrupt-controller;
  212. #interrupt-cells = <2>;
  213. };
  214. gpio1: gpio@2003c000 {
  215. compatible = "rockchip,gpio-bank";
  216. reg = <0x2003c000 0x100>;
  217. interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
  218. clocks = <&cru PCLK_GPIO1>;
  219. gpio-controller;
  220. #gpio-cells = <2>;
  221. interrupt-controller;
  222. #interrupt-cells = <2>;
  223. };
  224. gpio2: gpio@2003e000 {
  225. compatible = "rockchip,gpio-bank";
  226. reg = <0x2003e000 0x100>;
  227. interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
  228. clocks = <&cru PCLK_GPIO2>;
  229. gpio-controller;
  230. #gpio-cells = <2>;
  231. interrupt-controller;
  232. #interrupt-cells = <2>;
  233. };
  234. gpio3: gpio@20080000 {
  235. compatible = "rockchip,gpio-bank";
  236. reg = <0x20080000 0x100>;
  237. interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
  238. clocks = <&cru PCLK_GPIO3>;
  239. gpio-controller;
  240. #gpio-cells = <2>;
  241. interrupt-controller;
  242. #interrupt-cells = <2>;
  243. };
  244. pcfg_pull_up: pcfg-pull-up {
  245. bias-pull-up;
  246. };
  247. pcfg_pull_down: pcfg-pull-down {
  248. bias-pull-down;
  249. };
  250. pcfg_pull_none: pcfg-pull-none {
  251. bias-disable;
  252. };
  253. emmc {
  254. emmc_clk: emmc-clk {
  255. rockchip,pins = <0 RK_PD0 2 &pcfg_pull_none>;
  256. };
  257. emmc_cmd: emmc-cmd {
  258. rockchip,pins = <0 RK_PD2 2 &pcfg_pull_up>;
  259. };
  260. emmc_rst: emmc-rst {
  261. rockchip,pins = <0 RK_PD3 2 &pcfg_pull_none>;
  262. };
  263. /*
  264. * The data pins are shared between nandc and emmc and
  265. * not accessible through pinctrl. Also they should've
  266. * been already set correctly by firmware, as
  267. * flash/emmc is the boot-device.
  268. */
  269. };
  270. emac {
  271. emac_xfer: emac-xfer {
  272. rockchip,pins = <3 RK_PC0 2 &pcfg_pull_none>, /* tx_en */
  273. <3 RK_PC1 2 &pcfg_pull_none>, /* txd1 */
  274. <3 RK_PC2 2 &pcfg_pull_none>, /* txd0 */
  275. <3 RK_PC3 2 &pcfg_pull_none>, /* rxd0 */
  276. <3 RK_PC4 2 &pcfg_pull_none>, /* rxd1 */
  277. <3 RK_PC5 2 &pcfg_pull_none>, /* mac_clk */
  278. <3 RK_PC6 2 &pcfg_pull_none>, /* rx_err */
  279. <3 RK_PC7 2 &pcfg_pull_none>; /* crs_dvalid */
  280. };
  281. emac_mdio: emac-mdio {
  282. rockchip,pins = <3 RK_PD0 2 &pcfg_pull_none>,
  283. <3 RK_PD1 2 &pcfg_pull_none>;
  284. };
  285. };
  286. i2c0 {
  287. i2c0_xfer: i2c0-xfer {
  288. rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>,
  289. <1 RK_PD1 1 &pcfg_pull_none>;
  290. };
  291. };
  292. i2c1 {
  293. i2c1_xfer: i2c1-xfer {
  294. rockchip,pins = <1 RK_PD2 1 &pcfg_pull_none>,
  295. <1 RK_PD3 1 &pcfg_pull_none>;
  296. };
  297. };
  298. i2c2 {
  299. i2c2_xfer: i2c2-xfer {
  300. rockchip,pins = <1 RK_PD4 1 &pcfg_pull_none>,
  301. <1 RK_PD5 1 &pcfg_pull_none>;
  302. };
  303. };
  304. i2c3 {
  305. i2c3_xfer: i2c3-xfer {
  306. rockchip,pins = <3 RK_PB6 2 &pcfg_pull_none>,
  307. <3 RK_PB7 2 &pcfg_pull_none>;
  308. };
  309. };
  310. i2c4 {
  311. i2c4_xfer: i2c4-xfer {
  312. rockchip,pins = <1 RK_PD6 1 &pcfg_pull_none>,
  313. <1 RK_PD7 1 &pcfg_pull_none>;
  314. };
  315. };
  316. lcdc1 {
  317. lcdc1_dclk: lcdc1-dclk {
  318. rockchip,pins = <2 RK_PD0 1 &pcfg_pull_none>;
  319. };
  320. lcdc1_den: lcdc1-den {
  321. rockchip,pins = <2 RK_PD1 1 &pcfg_pull_none>;
  322. };
  323. lcdc1_hsync: lcdc1-hsync {
  324. rockchip,pins = <2 RK_PD2 1 &pcfg_pull_none>;
  325. };
  326. lcdc1_vsync: lcdc1-vsync {
  327. rockchip,pins = <2 RK_PD3 1 &pcfg_pull_none>;
  328. };
  329. lcdc1_rgb24: lcdc1-rgb24 {
  330. rockchip,pins = <2 RK_PA0 1 &pcfg_pull_none>,
  331. <2 RK_PA1 1 &pcfg_pull_none>,
  332. <2 RK_PA2 1 &pcfg_pull_none>,
  333. <2 RK_PA3 1 &pcfg_pull_none>,
  334. <2 RK_PA4 1 &pcfg_pull_none>,
  335. <2 RK_PA5 1 &pcfg_pull_none>,
  336. <2 RK_PA6 1 &pcfg_pull_none>,
  337. <2 RK_PA7 1 &pcfg_pull_none>,
  338. <2 RK_PB0 1 &pcfg_pull_none>,
  339. <2 RK_PB1 1 &pcfg_pull_none>,
  340. <2 RK_PB2 1 &pcfg_pull_none>,
  341. <2 RK_PB3 1 &pcfg_pull_none>,
  342. <2 RK_PB4 1 &pcfg_pull_none>,
  343. <2 RK_PB5 1 &pcfg_pull_none>,
  344. <2 RK_PB6 1 &pcfg_pull_none>,
  345. <2 RK_PB7 1 &pcfg_pull_none>,
  346. <2 RK_PC0 1 &pcfg_pull_none>,
  347. <2 RK_PC1 1 &pcfg_pull_none>,
  348. <2 RK_PC2 1 &pcfg_pull_none>,
  349. <2 RK_PC3 1 &pcfg_pull_none>,
  350. <2 RK_PC4 1 &pcfg_pull_none>,
  351. <2 RK_PC5 1 &pcfg_pull_none>,
  352. <2 RK_PC6 1 &pcfg_pull_none>,
  353. <2 RK_PC7 1 &pcfg_pull_none>;
  354. };
  355. };
  356. pwm0 {
  357. pwm0_out: pwm0-out {
  358. rockchip,pins = <3 RK_PD3 1 &pcfg_pull_none>;
  359. };
  360. };
  361. pwm1 {
  362. pwm1_out: pwm1-out {
  363. rockchip,pins = <3 RK_PD4 1 &pcfg_pull_none>;
  364. };
  365. };
  366. pwm2 {
  367. pwm2_out: pwm2-out {
  368. rockchip,pins = <3 RK_PD5 1 &pcfg_pull_none>;
  369. };
  370. };
  371. pwm3 {
  372. pwm3_out: pwm3-out {
  373. rockchip,pins = <3 RK_PD6 1 &pcfg_pull_none>;
  374. };
  375. };
  376. spi0 {
  377. spi0_clk: spi0-clk {
  378. rockchip,pins = <1 RK_PA6 2 &pcfg_pull_up>;
  379. };
  380. spi0_cs0: spi0-cs0 {
  381. rockchip,pins = <1 RK_PA7 2 &pcfg_pull_up>;
  382. };
  383. spi0_tx: spi0-tx {
  384. rockchip,pins = <1 RK_PA5 2 &pcfg_pull_up>;
  385. };
  386. spi0_rx: spi0-rx {
  387. rockchip,pins = <1 RK_PA4 2 &pcfg_pull_up>;
  388. };
  389. spi0_cs1: spi0-cs1 {
  390. rockchip,pins = <1 RK_PB7 1 &pcfg_pull_up>;
  391. };
  392. };
  393. spi1 {
  394. spi1_clk: spi1-clk {
  395. rockchip,pins = <0 RK_PD6 1 &pcfg_pull_up>;
  396. };
  397. spi1_cs0: spi1-cs0 {
  398. rockchip,pins = <0 RK_PD7 1 &pcfg_pull_up>;
  399. };
  400. spi1_rx: spi1-rx {
  401. rockchip,pins = <0 RK_PD4 1 &pcfg_pull_up>;
  402. };
  403. spi1_tx: spi1-tx {
  404. rockchip,pins = <0 RK_PD5 1 &pcfg_pull_up>;
  405. };
  406. spi1_cs1: spi1-cs1 {
  407. rockchip,pins = <1 RK_PB6 2 &pcfg_pull_up>;
  408. };
  409. };
  410. uart0 {
  411. uart0_xfer: uart0-xfer {
  412. rockchip,pins = <1 RK_PA0 1 &pcfg_pull_up>,
  413. <1 RK_PA1 1 &pcfg_pull_none>;
  414. };
  415. uart0_cts: uart0-cts {
  416. rockchip,pins = <1 RK_PA2 1 &pcfg_pull_none>;
  417. };
  418. uart0_rts: uart0-rts {
  419. rockchip,pins = <1 RK_PA3 1 &pcfg_pull_none>;
  420. };
  421. };
  422. uart1 {
  423. uart1_xfer: uart1-xfer {
  424. rockchip,pins = <1 RK_PA4 1 &pcfg_pull_up>,
  425. <1 RK_PA5 1 &pcfg_pull_none>;
  426. };
  427. uart1_cts: uart1-cts {
  428. rockchip,pins = <1 RK_PA6 1 &pcfg_pull_none>;
  429. };
  430. uart1_rts: uart1-rts {
  431. rockchip,pins = <1 RK_PA7 1 &pcfg_pull_none>;
  432. };
  433. };
  434. uart2 {
  435. uart2_xfer: uart2-xfer {
  436. rockchip,pins = <1 RK_PB0 1 &pcfg_pull_up>,
  437. <1 RK_PB1 1 &pcfg_pull_none>;
  438. };
  439. /* no rts / cts for uart2 */
  440. };
  441. uart3 {
  442. uart3_xfer: uart3-xfer {
  443. rockchip,pins = <1 RK_PB2 1 &pcfg_pull_up>,
  444. <1 RK_PB3 1 &pcfg_pull_none>;
  445. };
  446. uart3_cts: uart3-cts {
  447. rockchip,pins = <1 RK_PB4 1 &pcfg_pull_none>;
  448. };
  449. uart3_rts: uart3-rts {
  450. rockchip,pins = <1 RK_PB5 1 &pcfg_pull_none>;
  451. };
  452. };
  453. sd0 {
  454. sd0_clk: sd0-clk {
  455. rockchip,pins = <3 RK_PA2 1 &pcfg_pull_none>;
  456. };
  457. sd0_cmd: sd0-cmd {
  458. rockchip,pins = <3 RK_PA3 1 &pcfg_pull_none>;
  459. };
  460. sd0_cd: sd0-cd {
  461. rockchip,pins = <3 RK_PB0 1 &pcfg_pull_none>;
  462. };
  463. sd0_wp: sd0-wp {
  464. rockchip,pins = <3 RK_PB1 1 &pcfg_pull_none>;
  465. };
  466. sd0_pwr: sd0-pwr {
  467. rockchip,pins = <3 RK_PA1 1 &pcfg_pull_none>;
  468. };
  469. sd0_bus1: sd0-bus-width1 {
  470. rockchip,pins = <3 RK_PA4 1 &pcfg_pull_none>;
  471. };
  472. sd0_bus4: sd0-bus-width4 {
  473. rockchip,pins = <3 RK_PA4 1 &pcfg_pull_none>,
  474. <3 RK_PA5 1 &pcfg_pull_none>,
  475. <3 RK_PA6 1 &pcfg_pull_none>,
  476. <3 RK_PA7 1 &pcfg_pull_none>;
  477. };
  478. };
  479. sd1 {
  480. sd1_clk: sd1-clk {
  481. rockchip,pins = <3 RK_PC5 1 &pcfg_pull_none>;
  482. };
  483. sd1_cmd: sd1-cmd {
  484. rockchip,pins = <3 RK_PC0 1 &pcfg_pull_none>;
  485. };
  486. sd1_cd: sd1-cd {
  487. rockchip,pins = <3 RK_PC6 1 &pcfg_pull_none>;
  488. };
  489. sd1_wp: sd1-wp {
  490. rockchip,pins = <3 RK_PC7 1 &pcfg_pull_none>;
  491. };
  492. sd1_bus1: sd1-bus-width1 {
  493. rockchip,pins = <3 RK_PC1 1 &pcfg_pull_none>;
  494. };
  495. sd1_bus4: sd1-bus-width4 {
  496. rockchip,pins = <3 RK_PC1 1 &pcfg_pull_none>,
  497. <3 RK_PC2 1 &pcfg_pull_none>,
  498. <3 RK_PC3 1 &pcfg_pull_none>,
  499. <3 RK_PC4 1 &pcfg_pull_none>;
  500. };
  501. };
  502. i2s0 {
  503. i2s0_bus: i2s0-bus {
  504. rockchip,pins = <1 RK_PC0 1 &pcfg_pull_none>,
  505. <1 RK_PC1 1 &pcfg_pull_none>,
  506. <1 RK_PC2 1 &pcfg_pull_none>,
  507. <1 RK_PC3 1 &pcfg_pull_none>,
  508. <1 RK_PC4 1 &pcfg_pull_none>,
  509. <1 RK_PC5 1 &pcfg_pull_none>;
  510. };
  511. };
  512. spdif {
  513. spdif_tx: spdif-tx {
  514. rockchip,pins = <1 RK_PB6 1 &pcfg_pull_none>;
  515. };
  516. };
  517. };
  518. };
  519. &emac {
  520. compatible = "rockchip,rk3188-emac";
  521. };
  522. &global_timer {
  523. interrupts = <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
  524. };
  525. &local_timer {
  526. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
  527. };
  528. &gpu {
  529. compatible = "rockchip,rk3188-mali", "arm,mali-400";
  530. interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  531. <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  532. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  533. <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  534. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  535. <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  536. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  537. <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  538. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  539. <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
  540. interrupt-names = "gp",
  541. "gpmmu",
  542. "pp0",
  543. "ppmmu0",
  544. "pp1",
  545. "ppmmu1",
  546. "pp2",
  547. "ppmmu2",
  548. "pp3",
  549. "ppmmu3";
  550. power-domains = <&power RK3188_PD_GPU>;
  551. };
  552. &grf {
  553. compatible = "rockchip,rk3188-grf", "syscon", "simple-mfd";
  554. io_domains: io-domains {
  555. compatible = "rockchip,rk3188-io-voltage-domain";
  556. status = "disabled";
  557. };
  558. usbphy: usbphy {
  559. compatible = "rockchip,rk3188-usb-phy";
  560. #address-cells = <1>;
  561. #size-cells = <0>;
  562. status = "disabled";
  563. usbphy0: usb-phy@10c {
  564. reg = <0x10c>;
  565. clocks = <&cru SCLK_OTGPHY0>;
  566. clock-names = "phyclk";
  567. #clock-cells = <0>;
  568. #phy-cells = <0>;
  569. };
  570. usbphy1: usb-phy@11c {
  571. reg = <0x11c>;
  572. clocks = <&cru SCLK_OTGPHY1>;
  573. clock-names = "phyclk";
  574. #clock-cells = <0>;
  575. #phy-cells = <0>;
  576. };
  577. };
  578. };
  579. &i2c0 {
  580. compatible = "rockchip,rk3188-i2c";
  581. pinctrl-names = "default";
  582. pinctrl-0 = <&i2c0_xfer>;
  583. };
  584. &i2c1 {
  585. compatible = "rockchip,rk3188-i2c";
  586. pinctrl-names = "default";
  587. pinctrl-0 = <&i2c1_xfer>;
  588. };
  589. &i2c2 {
  590. compatible = "rockchip,rk3188-i2c";
  591. pinctrl-names = "default";
  592. pinctrl-0 = <&i2c2_xfer>;
  593. };
  594. &i2c3 {
  595. compatible = "rockchip,rk3188-i2c";
  596. pinctrl-names = "default";
  597. pinctrl-0 = <&i2c3_xfer>;
  598. };
  599. &i2c4 {
  600. compatible = "rockchip,rk3188-i2c";
  601. pinctrl-names = "default";
  602. pinctrl-0 = <&i2c4_xfer>;
  603. };
  604. &pmu {
  605. power: power-controller {
  606. compatible = "rockchip,rk3188-power-controller";
  607. #power-domain-cells = <1>;
  608. #address-cells = <1>;
  609. #size-cells = <0>;
  610. power-domain@RK3188_PD_VIO {
  611. reg = <RK3188_PD_VIO>;
  612. clocks = <&cru ACLK_LCDC0>,
  613. <&cru ACLK_LCDC1>,
  614. <&cru DCLK_LCDC0>,
  615. <&cru DCLK_LCDC1>,
  616. <&cru HCLK_LCDC0>,
  617. <&cru HCLK_LCDC1>,
  618. <&cru SCLK_CIF0>,
  619. <&cru ACLK_CIF0>,
  620. <&cru HCLK_CIF0>,
  621. <&cru ACLK_IPP>,
  622. <&cru HCLK_IPP>,
  623. <&cru ACLK_RGA>,
  624. <&cru HCLK_RGA>;
  625. pm_qos = <&qos_lcdc0>,
  626. <&qos_lcdc1>,
  627. <&qos_cif0>,
  628. <&qos_ipp>,
  629. <&qos_rga>;
  630. #power-domain-cells = <0>;
  631. };
  632. power-domain@RK3188_PD_VIDEO {
  633. reg = <RK3188_PD_VIDEO>;
  634. clocks = <&cru ACLK_VDPU>,
  635. <&cru ACLK_VEPU>,
  636. <&cru HCLK_VDPU>,
  637. <&cru HCLK_VEPU>;
  638. pm_qos = <&qos_vpu>;
  639. #power-domain-cells = <0>;
  640. };
  641. power-domain@RK3188_PD_GPU {
  642. reg = <RK3188_PD_GPU>;
  643. clocks = <&cru ACLK_GPU>;
  644. pm_qos = <&qos_gpu>;
  645. #power-domain-cells = <0>;
  646. };
  647. };
  648. };
  649. &pwm0 {
  650. pinctrl-names = "default";
  651. pinctrl-0 = <&pwm0_out>;
  652. };
  653. &pwm1 {
  654. pinctrl-names = "default";
  655. pinctrl-0 = <&pwm1_out>;
  656. };
  657. &pwm2 {
  658. pinctrl-names = "default";
  659. pinctrl-0 = <&pwm2_out>;
  660. };
  661. &pwm3 {
  662. pinctrl-names = "default";
  663. pinctrl-0 = <&pwm3_out>;
  664. };
  665. &spi0 {
  666. compatible = "rockchip,rk3188-spi", "rockchip,rk3066-spi";
  667. pinctrl-names = "default";
  668. pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
  669. };
  670. &spi1 {
  671. compatible = "rockchip,rk3188-spi", "rockchip,rk3066-spi";
  672. pinctrl-names = "default";
  673. pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
  674. };
  675. &uart0 {
  676. compatible = "rockchip,rk3188-uart", "snps,dw-apb-uart";
  677. pinctrl-names = "default";
  678. pinctrl-0 = <&uart0_xfer>;
  679. };
  680. &uart1 {
  681. compatible = "rockchip,rk3188-uart", "snps,dw-apb-uart";
  682. pinctrl-names = "default";
  683. pinctrl-0 = <&uart1_xfer>;
  684. };
  685. &uart2 {
  686. compatible = "rockchip,rk3188-uart", "snps,dw-apb-uart";
  687. pinctrl-names = "default";
  688. pinctrl-0 = <&uart2_xfer>;
  689. };
  690. &uart3 {
  691. compatible = "rockchip,rk3188-uart", "snps,dw-apb-uart";
  692. pinctrl-names = "default";
  693. pinctrl-0 = <&uart3_xfer>;
  694. };
  695. &vpu {
  696. compatible = "rockchip,rk3188-vpu", "rockchip,rk3066-vpu";
  697. power-domains = <&power RK3188_PD_VIDEO>;
  698. };
  699. &wdt {
  700. compatible = "rockchip,rk3188-wdt", "snps,dw-wdt";
  701. };