rk3066a.dtsi 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Copyright (c) 2013 MundoReader S.L.
  4. * Author: Heiko Stuebner <[email protected]>
  5. */
  6. #include <dt-bindings/gpio/gpio.h>
  7. #include <dt-bindings/pinctrl/rockchip.h>
  8. #include <dt-bindings/clock/rk3066a-cru.h>
  9. #include <dt-bindings/power/rk3066-power.h>
  10. #include "rk3xxx.dtsi"
  11. / {
  12. compatible = "rockchip,rk3066a";
  13. cpus {
  14. #address-cells = <1>;
  15. #size-cells = <0>;
  16. enable-method = "rockchip,rk3066-smp";
  17. cpu0: cpu@0 {
  18. device_type = "cpu";
  19. compatible = "arm,cortex-a9";
  20. next-level-cache = <&L2>;
  21. reg = <0x0>;
  22. operating-points =
  23. /* kHz uV */
  24. <1416000 1300000>,
  25. <1200000 1175000>,
  26. <1008000 1125000>,
  27. <816000 1125000>,
  28. <600000 1100000>,
  29. <504000 1100000>,
  30. <312000 1075000>;
  31. clock-latency = <40000>;
  32. clocks = <&cru ARMCLK>;
  33. };
  34. cpu1: cpu@1 {
  35. device_type = "cpu";
  36. compatible = "arm,cortex-a9";
  37. next-level-cache = <&L2>;
  38. reg = <0x1>;
  39. };
  40. };
  41. display-subsystem {
  42. compatible = "rockchip,display-subsystem";
  43. ports = <&vop0_out>, <&vop1_out>;
  44. };
  45. sram: sram@10080000 {
  46. compatible = "mmio-sram";
  47. reg = <0x10080000 0x10000>;
  48. #address-cells = <1>;
  49. #size-cells = <1>;
  50. ranges = <0 0x10080000 0x10000>;
  51. smp-sram@0 {
  52. compatible = "rockchip,rk3066-smp-sram";
  53. reg = <0x0 0x50>;
  54. };
  55. };
  56. vop0: vop@1010c000 {
  57. compatible = "rockchip,rk3066-vop";
  58. reg = <0x1010c000 0x19c>;
  59. interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
  60. clocks = <&cru ACLK_LCDC0>,
  61. <&cru DCLK_LCDC0>,
  62. <&cru HCLK_LCDC0>;
  63. clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
  64. power-domains = <&power RK3066_PD_VIO>;
  65. resets = <&cru SRST_LCDC0_AXI>,
  66. <&cru SRST_LCDC0_AHB>,
  67. <&cru SRST_LCDC0_DCLK>;
  68. reset-names = "axi", "ahb", "dclk";
  69. status = "disabled";
  70. vop0_out: port {
  71. #address-cells = <1>;
  72. #size-cells = <0>;
  73. vop0_out_hdmi: endpoint@0 {
  74. reg = <0>;
  75. remote-endpoint = <&hdmi_in_vop0>;
  76. };
  77. };
  78. };
  79. vop1: vop@1010e000 {
  80. compatible = "rockchip,rk3066-vop";
  81. reg = <0x1010e000 0x19c>;
  82. interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
  83. clocks = <&cru ACLK_LCDC1>,
  84. <&cru DCLK_LCDC1>,
  85. <&cru HCLK_LCDC1>;
  86. clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
  87. power-domains = <&power RK3066_PD_VIO>;
  88. resets = <&cru SRST_LCDC1_AXI>,
  89. <&cru SRST_LCDC1_AHB>,
  90. <&cru SRST_LCDC1_DCLK>;
  91. reset-names = "axi", "ahb", "dclk";
  92. status = "disabled";
  93. vop1_out: port {
  94. #address-cells = <1>;
  95. #size-cells = <0>;
  96. vop1_out_hdmi: endpoint@0 {
  97. reg = <0>;
  98. remote-endpoint = <&hdmi_in_vop1>;
  99. };
  100. };
  101. };
  102. hdmi: hdmi@10116000 {
  103. compatible = "rockchip,rk3066-hdmi";
  104. reg = <0x10116000 0x2000>;
  105. interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
  106. clocks = <&cru HCLK_HDMI>;
  107. clock-names = "hclk";
  108. pinctrl-names = "default";
  109. pinctrl-0 = <&hdmii2c_xfer>, <&hdmi_hpd>;
  110. power-domains = <&power RK3066_PD_VIO>;
  111. rockchip,grf = <&grf>;
  112. status = "disabled";
  113. ports {
  114. #address-cells = <1>;
  115. #size-cells = <0>;
  116. hdmi_in: port@0 {
  117. reg = <0>;
  118. #address-cells = <1>;
  119. #size-cells = <0>;
  120. hdmi_in_vop0: endpoint@0 {
  121. reg = <0>;
  122. remote-endpoint = <&vop0_out_hdmi>;
  123. };
  124. hdmi_in_vop1: endpoint@1 {
  125. reg = <1>;
  126. remote-endpoint = <&vop1_out_hdmi>;
  127. };
  128. };
  129. hdmi_out: port@1 {
  130. reg = <1>;
  131. };
  132. };
  133. };
  134. i2s0: i2s@10118000 {
  135. compatible = "rockchip,rk3066-i2s";
  136. reg = <0x10118000 0x2000>;
  137. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  138. pinctrl-names = "default";
  139. pinctrl-0 = <&i2s0_bus>;
  140. clocks = <&cru SCLK_I2S0>, <&cru HCLK_I2S0>;
  141. clock-names = "i2s_clk", "i2s_hclk";
  142. dmas = <&dmac1_s 4>, <&dmac1_s 5>;
  143. dma-names = "tx", "rx";
  144. rockchip,playback-channels = <8>;
  145. rockchip,capture-channels = <2>;
  146. #sound-dai-cells = <0>;
  147. status = "disabled";
  148. };
  149. i2s1: i2s@1011a000 {
  150. compatible = "rockchip,rk3066-i2s";
  151. reg = <0x1011a000 0x2000>;
  152. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  153. pinctrl-names = "default";
  154. pinctrl-0 = <&i2s1_bus>;
  155. clocks = <&cru SCLK_I2S1>, <&cru HCLK_I2S1>;
  156. clock-names = "i2s_clk", "i2s_hclk";
  157. dmas = <&dmac1_s 6>, <&dmac1_s 7>;
  158. dma-names = "tx", "rx";
  159. rockchip,playback-channels = <2>;
  160. rockchip,capture-channels = <2>;
  161. #sound-dai-cells = <0>;
  162. status = "disabled";
  163. };
  164. i2s2: i2s@1011c000 {
  165. compatible = "rockchip,rk3066-i2s";
  166. reg = <0x1011c000 0x2000>;
  167. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  168. pinctrl-names = "default";
  169. pinctrl-0 = <&i2s2_bus>;
  170. clocks = <&cru SCLK_I2S2>, <&cru HCLK_I2S2>;
  171. clock-names = "i2s_clk", "i2s_hclk";
  172. dmas = <&dmac1_s 9>, <&dmac1_s 10>;
  173. dma-names = "tx", "rx";
  174. rockchip,playback-channels = <2>;
  175. rockchip,capture-channels = <2>;
  176. #sound-dai-cells = <0>;
  177. status = "disabled";
  178. };
  179. cru: clock-controller@20000000 {
  180. compatible = "rockchip,rk3066a-cru";
  181. reg = <0x20000000 0x1000>;
  182. clocks = <&xin24m>;
  183. clock-names = "xin24m";
  184. rockchip,grf = <&grf>;
  185. #clock-cells = <1>;
  186. #reset-cells = <1>;
  187. assigned-clocks = <&cru PLL_CPLL>, <&cru PLL_GPLL>,
  188. <&cru ACLK_CPU>, <&cru HCLK_CPU>,
  189. <&cru PCLK_CPU>, <&cru ACLK_PERI>,
  190. <&cru HCLK_PERI>, <&cru PCLK_PERI>;
  191. assigned-clock-rates = <400000000>, <594000000>,
  192. <300000000>, <150000000>,
  193. <75000000>, <300000000>,
  194. <150000000>, <75000000>;
  195. };
  196. timer2: timer@2000e000 {
  197. compatible = "snps,dw-apb-timer";
  198. reg = <0x2000e000 0x100>;
  199. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  200. clocks = <&cru SCLK_TIMER2>, <&cru PCLK_TIMER2>;
  201. clock-names = "timer", "pclk";
  202. };
  203. efuse: efuse@20010000 {
  204. compatible = "rockchip,rk3066a-efuse";
  205. reg = <0x20010000 0x4000>;
  206. #address-cells = <1>;
  207. #size-cells = <1>;
  208. clocks = <&cru PCLK_EFUSE>;
  209. clock-names = "pclk_efuse";
  210. cpu_leakage: cpu_leakage@17 {
  211. reg = <0x17 0x1>;
  212. };
  213. };
  214. timer0: timer@20038000 {
  215. compatible = "snps,dw-apb-timer";
  216. reg = <0x20038000 0x100>;
  217. interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
  218. clocks = <&cru SCLK_TIMER0>, <&cru PCLK_TIMER0>;
  219. clock-names = "timer", "pclk";
  220. };
  221. timer1: timer@2003a000 {
  222. compatible = "snps,dw-apb-timer";
  223. reg = <0x2003a000 0x100>;
  224. interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
  225. clocks = <&cru SCLK_TIMER1>, <&cru PCLK_TIMER1>;
  226. clock-names = "timer", "pclk";
  227. };
  228. tsadc: tsadc@20060000 {
  229. compatible = "rockchip,rk3066-tsadc";
  230. reg = <0x20060000 0x100>;
  231. clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
  232. clock-names = "saradc", "apb_pclk";
  233. interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
  234. #io-channel-cells = <1>;
  235. resets = <&cru SRST_TSADC>;
  236. reset-names = "saradc-apb";
  237. status = "disabled";
  238. };
  239. pinctrl: pinctrl {
  240. compatible = "rockchip,rk3066a-pinctrl";
  241. rockchip,grf = <&grf>;
  242. #address-cells = <1>;
  243. #size-cells = <1>;
  244. ranges;
  245. gpio0: gpio@20034000 {
  246. compatible = "rockchip,gpio-bank";
  247. reg = <0x20034000 0x100>;
  248. interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
  249. clocks = <&cru PCLK_GPIO0>;
  250. gpio-controller;
  251. #gpio-cells = <2>;
  252. interrupt-controller;
  253. #interrupt-cells = <2>;
  254. };
  255. gpio1: gpio@2003c000 {
  256. compatible = "rockchip,gpio-bank";
  257. reg = <0x2003c000 0x100>;
  258. interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
  259. clocks = <&cru PCLK_GPIO1>;
  260. gpio-controller;
  261. #gpio-cells = <2>;
  262. interrupt-controller;
  263. #interrupt-cells = <2>;
  264. };
  265. gpio2: gpio@2003e000 {
  266. compatible = "rockchip,gpio-bank";
  267. reg = <0x2003e000 0x100>;
  268. interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
  269. clocks = <&cru PCLK_GPIO2>;
  270. gpio-controller;
  271. #gpio-cells = <2>;
  272. interrupt-controller;
  273. #interrupt-cells = <2>;
  274. };
  275. gpio3: gpio@20080000 {
  276. compatible = "rockchip,gpio-bank";
  277. reg = <0x20080000 0x100>;
  278. interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
  279. clocks = <&cru PCLK_GPIO3>;
  280. gpio-controller;
  281. #gpio-cells = <2>;
  282. interrupt-controller;
  283. #interrupt-cells = <2>;
  284. };
  285. gpio4: gpio@20084000 {
  286. compatible = "rockchip,gpio-bank";
  287. reg = <0x20084000 0x100>;
  288. interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
  289. clocks = <&cru PCLK_GPIO4>;
  290. gpio-controller;
  291. #gpio-cells = <2>;
  292. interrupt-controller;
  293. #interrupt-cells = <2>;
  294. };
  295. gpio6: gpio@2000a000 {
  296. compatible = "rockchip,gpio-bank";
  297. reg = <0x2000a000 0x100>;
  298. interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
  299. clocks = <&cru PCLK_GPIO6>;
  300. gpio-controller;
  301. #gpio-cells = <2>;
  302. interrupt-controller;
  303. #interrupt-cells = <2>;
  304. };
  305. pcfg_pull_default: pcfg-pull-default {
  306. bias-pull-pin-default;
  307. };
  308. pcfg_pull_none: pcfg-pull-none {
  309. bias-disable;
  310. };
  311. emac {
  312. emac_xfer: emac-xfer {
  313. rockchip,pins = <1 RK_PC0 2 &pcfg_pull_none>, /* mac_clk */
  314. <1 RK_PC1 2 &pcfg_pull_none>, /* tx_en */
  315. <1 RK_PC2 2 &pcfg_pull_none>, /* txd1 */
  316. <1 RK_PC3 2 &pcfg_pull_none>, /* txd0 */
  317. <1 RK_PC4 2 &pcfg_pull_none>, /* rx_err */
  318. <1 RK_PC5 2 &pcfg_pull_none>, /* crs_dvalid */
  319. <1 RK_PC6 2 &pcfg_pull_none>, /* rxd1 */
  320. <1 RK_PC7 2 &pcfg_pull_none>; /* rxd0 */
  321. };
  322. emac_mdio: emac-mdio {
  323. rockchip,pins = <1 RK_PD0 2 &pcfg_pull_none>, /* mac_md */
  324. <1 RK_PD1 2 &pcfg_pull_none>; /* mac_mdclk */
  325. };
  326. };
  327. emmc {
  328. emmc_clk: emmc-clk {
  329. rockchip,pins = <3 RK_PD7 2 &pcfg_pull_default>;
  330. };
  331. emmc_cmd: emmc-cmd {
  332. rockchip,pins = <4 RK_PB1 2 &pcfg_pull_default>;
  333. };
  334. emmc_rst: emmc-rst {
  335. rockchip,pins = <4 RK_PB2 2 &pcfg_pull_default>;
  336. };
  337. /*
  338. * The data pins are shared between nandc and emmc and
  339. * not accessible through pinctrl. Also they should've
  340. * been already set correctly by firmware, as
  341. * flash/emmc is the boot-device.
  342. */
  343. };
  344. hdmi {
  345. hdmi_hpd: hdmi-hpd {
  346. rockchip,pins = <0 RK_PA0 1 &pcfg_pull_default>;
  347. };
  348. hdmii2c_xfer: hdmii2c-xfer {
  349. rockchip,pins = <0 RK_PA1 1 &pcfg_pull_none>,
  350. <0 RK_PA2 1 &pcfg_pull_none>;
  351. };
  352. };
  353. i2c0 {
  354. i2c0_xfer: i2c0-xfer {
  355. rockchip,pins = <2 RK_PD4 1 &pcfg_pull_none>,
  356. <2 RK_PD5 1 &pcfg_pull_none>;
  357. };
  358. };
  359. i2c1 {
  360. i2c1_xfer: i2c1-xfer {
  361. rockchip,pins = <2 RK_PD6 1 &pcfg_pull_none>,
  362. <2 RK_PD7 1 &pcfg_pull_none>;
  363. };
  364. };
  365. i2c2 {
  366. i2c2_xfer: i2c2-xfer {
  367. rockchip,pins = <3 RK_PA0 1 &pcfg_pull_none>,
  368. <3 RK_PA1 1 &pcfg_pull_none>;
  369. };
  370. };
  371. i2c3 {
  372. i2c3_xfer: i2c3-xfer {
  373. rockchip,pins = <3 RK_PA2 2 &pcfg_pull_none>,
  374. <3 RK_PA3 2 &pcfg_pull_none>;
  375. };
  376. };
  377. i2c4 {
  378. i2c4_xfer: i2c4-xfer {
  379. rockchip,pins = <3 RK_PA4 1 &pcfg_pull_none>,
  380. <3 RK_PA5 1 &pcfg_pull_none>;
  381. };
  382. };
  383. pwm0 {
  384. pwm0_out: pwm0-out {
  385. rockchip,pins = <0 RK_PA3 1 &pcfg_pull_none>;
  386. };
  387. };
  388. pwm1 {
  389. pwm1_out: pwm1-out {
  390. rockchip,pins = <0 RK_PA4 1 &pcfg_pull_none>;
  391. };
  392. };
  393. pwm2 {
  394. pwm2_out: pwm2-out {
  395. rockchip,pins = <0 RK_PD6 1 &pcfg_pull_none>;
  396. };
  397. };
  398. pwm3 {
  399. pwm3_out: pwm3-out {
  400. rockchip,pins = <0 RK_PD7 1 &pcfg_pull_none>;
  401. };
  402. };
  403. spi0 {
  404. spi0_clk: spi0-clk {
  405. rockchip,pins = <1 RK_PA5 2 &pcfg_pull_default>;
  406. };
  407. spi0_cs0: spi0-cs0 {
  408. rockchip,pins = <1 RK_PA4 2 &pcfg_pull_default>;
  409. };
  410. spi0_tx: spi0-tx {
  411. rockchip,pins = <1 RK_PA7 2 &pcfg_pull_default>;
  412. };
  413. spi0_rx: spi0-rx {
  414. rockchip,pins = <1 RK_PA6 2 &pcfg_pull_default>;
  415. };
  416. spi0_cs1: spi0-cs1 {
  417. rockchip,pins = <4 RK_PB7 1 &pcfg_pull_default>;
  418. };
  419. };
  420. spi1 {
  421. spi1_clk: spi1-clk {
  422. rockchip,pins = <2 RK_PC3 2 &pcfg_pull_default>;
  423. };
  424. spi1_cs0: spi1-cs0 {
  425. rockchip,pins = <2 RK_PC4 2 &pcfg_pull_default>;
  426. };
  427. spi1_rx: spi1-rx {
  428. rockchip,pins = <2 RK_PC6 2 &pcfg_pull_default>;
  429. };
  430. spi1_tx: spi1-tx {
  431. rockchip,pins = <2 RK_PC5 2 &pcfg_pull_default>;
  432. };
  433. spi1_cs1: spi1-cs1 {
  434. rockchip,pins = <2 RK_PC7 2 &pcfg_pull_default>;
  435. };
  436. };
  437. uart0 {
  438. uart0_xfer: uart0-xfer {
  439. rockchip,pins = <1 RK_PA0 1 &pcfg_pull_default>,
  440. <1 RK_PA1 1 &pcfg_pull_default>;
  441. };
  442. uart0_cts: uart0-cts {
  443. rockchip,pins = <1 RK_PA2 1 &pcfg_pull_default>;
  444. };
  445. uart0_rts: uart0-rts {
  446. rockchip,pins = <1 RK_PA3 1 &pcfg_pull_default>;
  447. };
  448. };
  449. uart1 {
  450. uart1_xfer: uart1-xfer {
  451. rockchip,pins = <1 RK_PA4 1 &pcfg_pull_default>,
  452. <1 RK_PA5 1 &pcfg_pull_default>;
  453. };
  454. uart1_cts: uart1-cts {
  455. rockchip,pins = <1 RK_PA6 1 &pcfg_pull_default>;
  456. };
  457. uart1_rts: uart1-rts {
  458. rockchip,pins = <1 RK_PA7 1 &pcfg_pull_default>;
  459. };
  460. };
  461. uart2 {
  462. uart2_xfer: uart2-xfer {
  463. rockchip,pins = <1 RK_PB0 1 &pcfg_pull_default>,
  464. <1 RK_PB1 1 &pcfg_pull_default>;
  465. };
  466. /* no rts / cts for uart2 */
  467. };
  468. uart3 {
  469. uart3_xfer: uart3-xfer {
  470. rockchip,pins = <3 RK_PD3 1 &pcfg_pull_default>,
  471. <3 RK_PD4 1 &pcfg_pull_default>;
  472. };
  473. uart3_cts: uart3-cts {
  474. rockchip,pins = <3 RK_PD5 1 &pcfg_pull_default>;
  475. };
  476. uart3_rts: uart3-rts {
  477. rockchip,pins = <3 RK_PD6 1 &pcfg_pull_default>;
  478. };
  479. };
  480. sd0 {
  481. sd0_clk: sd0-clk {
  482. rockchip,pins = <3 RK_PB0 1 &pcfg_pull_default>;
  483. };
  484. sd0_cmd: sd0-cmd {
  485. rockchip,pins = <3 RK_PB1 1 &pcfg_pull_default>;
  486. };
  487. sd0_cd: sd0-cd {
  488. rockchip,pins = <3 RK_PB6 1 &pcfg_pull_default>;
  489. };
  490. sd0_wp: sd0-wp {
  491. rockchip,pins = <3 RK_PB7 1 &pcfg_pull_default>;
  492. };
  493. sd0_bus1: sd0-bus-width1 {
  494. rockchip,pins = <3 RK_PB2 1 &pcfg_pull_default>;
  495. };
  496. sd0_bus4: sd0-bus-width4 {
  497. rockchip,pins = <3 RK_PB2 1 &pcfg_pull_default>,
  498. <3 RK_PB3 1 &pcfg_pull_default>,
  499. <3 RK_PB4 1 &pcfg_pull_default>,
  500. <3 RK_PB5 1 &pcfg_pull_default>;
  501. };
  502. };
  503. sd1 {
  504. sd1_clk: sd1-clk {
  505. rockchip,pins = <3 RK_PC5 1 &pcfg_pull_default>;
  506. };
  507. sd1_cmd: sd1-cmd {
  508. rockchip,pins = <3 RK_PC0 1 &pcfg_pull_default>;
  509. };
  510. sd1_cd: sd1-cd {
  511. rockchip,pins = <3 RK_PC6 1 &pcfg_pull_default>;
  512. };
  513. sd1_wp: sd1-wp {
  514. rockchip,pins = <3 RK_PC7 1 &pcfg_pull_default>;
  515. };
  516. sd1_bus1: sd1-bus-width1 {
  517. rockchip,pins = <3 RK_PC1 1 &pcfg_pull_default>;
  518. };
  519. sd1_bus4: sd1-bus-width4 {
  520. rockchip,pins = <3 RK_PC1 1 &pcfg_pull_default>,
  521. <3 RK_PC2 1 &pcfg_pull_default>,
  522. <3 RK_PC3 1 &pcfg_pull_default>,
  523. <3 RK_PC4 1 &pcfg_pull_default>;
  524. };
  525. };
  526. i2s0 {
  527. i2s0_bus: i2s0-bus {
  528. rockchip,pins = <0 RK_PA7 1 &pcfg_pull_default>,
  529. <0 RK_PB0 1 &pcfg_pull_default>,
  530. <0 RK_PB1 1 &pcfg_pull_default>,
  531. <0 RK_PB2 1 &pcfg_pull_default>,
  532. <0 RK_PB3 1 &pcfg_pull_default>,
  533. <0 RK_PB4 1 &pcfg_pull_default>,
  534. <0 RK_PB5 1 &pcfg_pull_default>,
  535. <0 RK_PB6 1 &pcfg_pull_default>,
  536. <0 RK_PB7 1 &pcfg_pull_default>;
  537. };
  538. };
  539. i2s1 {
  540. i2s1_bus: i2s1-bus {
  541. rockchip,pins = <0 RK_PC0 1 &pcfg_pull_default>,
  542. <0 RK_PC1 1 &pcfg_pull_default>,
  543. <0 RK_PC2 1 &pcfg_pull_default>,
  544. <0 RK_PC3 1 &pcfg_pull_default>,
  545. <0 RK_PC4 1 &pcfg_pull_default>,
  546. <0 RK_PC5 1 &pcfg_pull_default>;
  547. };
  548. };
  549. i2s2 {
  550. i2s2_bus: i2s2-bus {
  551. rockchip,pins = <0 RK_PD0 1 &pcfg_pull_default>,
  552. <0 RK_PD1 1 &pcfg_pull_default>,
  553. <0 RK_PD2 1 &pcfg_pull_default>,
  554. <0 RK_PD3 1 &pcfg_pull_default>,
  555. <0 RK_PD4 1 &pcfg_pull_default>,
  556. <0 RK_PD5 1 &pcfg_pull_default>;
  557. };
  558. };
  559. };
  560. };
  561. &gpu {
  562. compatible = "rockchip,rk3066-mali", "arm,mali-400";
  563. interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
  564. <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  565. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  566. <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  567. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  568. <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  569. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  570. <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  571. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  572. <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
  573. interrupt-names = "gp",
  574. "gpmmu",
  575. "pp0",
  576. "ppmmu0",
  577. "pp1",
  578. "ppmmu1",
  579. "pp2",
  580. "ppmmu2",
  581. "pp3",
  582. "ppmmu3";
  583. power-domains = <&power RK3066_PD_GPU>;
  584. };
  585. &grf {
  586. compatible = "rockchip,rk3066-grf", "syscon", "simple-mfd";
  587. usbphy: usbphy {
  588. compatible = "rockchip,rk3066a-usb-phy";
  589. #address-cells = <1>;
  590. #size-cells = <0>;
  591. status = "disabled";
  592. usbphy0: usb-phy@17c {
  593. reg = <0x17c>;
  594. clocks = <&cru SCLK_OTGPHY0>;
  595. clock-names = "phyclk";
  596. #clock-cells = <0>;
  597. #phy-cells = <0>;
  598. };
  599. usbphy1: usb-phy@188 {
  600. reg = <0x188>;
  601. clocks = <&cru SCLK_OTGPHY1>;
  602. clock-names = "phyclk";
  603. #clock-cells = <0>;
  604. #phy-cells = <0>;
  605. };
  606. };
  607. };
  608. &i2c0 {
  609. pinctrl-names = "default";
  610. pinctrl-0 = <&i2c0_xfer>;
  611. };
  612. &i2c1 {
  613. pinctrl-names = "default";
  614. pinctrl-0 = <&i2c1_xfer>;
  615. };
  616. &i2c2 {
  617. pinctrl-names = "default";
  618. pinctrl-0 = <&i2c2_xfer>;
  619. };
  620. &i2c3 {
  621. pinctrl-names = "default";
  622. pinctrl-0 = <&i2c3_xfer>;
  623. };
  624. &i2c4 {
  625. pinctrl-names = "default";
  626. pinctrl-0 = <&i2c4_xfer>;
  627. };
  628. &mmc0 {
  629. clock-frequency = <50000000>;
  630. dmas = <&dmac2 1>;
  631. dma-names = "rx-tx";
  632. max-frequency = <50000000>;
  633. pinctrl-names = "default";
  634. pinctrl-0 = <&sd0_clk &sd0_cmd &sd0_cd &sd0_bus4>;
  635. };
  636. &mmc1 {
  637. dmas = <&dmac2 3>;
  638. dma-names = "rx-tx";
  639. pinctrl-names = "default";
  640. pinctrl-0 = <&sd1_clk &sd1_cmd &sd1_cd &sd1_bus4>;
  641. };
  642. &emmc {
  643. dmas = <&dmac2 4>;
  644. dma-names = "rx-tx";
  645. };
  646. &pmu {
  647. power: power-controller {
  648. compatible = "rockchip,rk3066-power-controller";
  649. #power-domain-cells = <1>;
  650. #address-cells = <1>;
  651. #size-cells = <0>;
  652. power-domain@RK3066_PD_VIO {
  653. reg = <RK3066_PD_VIO>;
  654. clocks = <&cru ACLK_LCDC0>,
  655. <&cru ACLK_LCDC1>,
  656. <&cru DCLK_LCDC0>,
  657. <&cru DCLK_LCDC1>,
  658. <&cru HCLK_LCDC0>,
  659. <&cru HCLK_LCDC1>,
  660. <&cru SCLK_CIF1>,
  661. <&cru ACLK_CIF1>,
  662. <&cru HCLK_CIF1>,
  663. <&cru SCLK_CIF0>,
  664. <&cru ACLK_CIF0>,
  665. <&cru HCLK_CIF0>,
  666. <&cru HCLK_HDMI>,
  667. <&cru ACLK_IPP>,
  668. <&cru HCLK_IPP>,
  669. <&cru ACLK_RGA>,
  670. <&cru HCLK_RGA>;
  671. pm_qos = <&qos_lcdc0>,
  672. <&qos_lcdc1>,
  673. <&qos_cif0>,
  674. <&qos_cif1>,
  675. <&qos_ipp>,
  676. <&qos_rga>;
  677. #power-domain-cells = <0>;
  678. };
  679. power-domain@RK3066_PD_VIDEO {
  680. reg = <RK3066_PD_VIDEO>;
  681. clocks = <&cru ACLK_VDPU>,
  682. <&cru ACLK_VEPU>,
  683. <&cru HCLK_VDPU>,
  684. <&cru HCLK_VEPU>;
  685. pm_qos = <&qos_vpu>;
  686. #power-domain-cells = <0>;
  687. };
  688. power-domain@RK3066_PD_GPU {
  689. reg = <RK3066_PD_GPU>;
  690. clocks = <&cru ACLK_GPU>;
  691. pm_qos = <&qos_gpu>;
  692. #power-domain-cells = <0>;
  693. };
  694. };
  695. };
  696. &pwm0 {
  697. pinctrl-names = "default";
  698. pinctrl-0 = <&pwm0_out>;
  699. };
  700. &pwm1 {
  701. pinctrl-names = "default";
  702. pinctrl-0 = <&pwm1_out>;
  703. };
  704. &pwm2 {
  705. pinctrl-names = "default";
  706. pinctrl-0 = <&pwm2_out>;
  707. };
  708. &pwm3 {
  709. pinctrl-names = "default";
  710. pinctrl-0 = <&pwm3_out>;
  711. };
  712. &spi0 {
  713. pinctrl-names = "default";
  714. pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
  715. };
  716. &spi1 {
  717. pinctrl-names = "default";
  718. pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
  719. };
  720. &uart0 {
  721. compatible = "rockchip,rk3066-uart", "snps,dw-apb-uart";
  722. dmas = <&dmac1_s 0>, <&dmac1_s 1>;
  723. dma-names = "tx", "rx";
  724. pinctrl-names = "default";
  725. pinctrl-0 = <&uart0_xfer>;
  726. };
  727. &uart1 {
  728. compatible = "rockchip,rk3066-uart", "snps,dw-apb-uart";
  729. dmas = <&dmac1_s 2>, <&dmac1_s 3>;
  730. dma-names = "tx", "rx";
  731. pinctrl-names = "default";
  732. pinctrl-0 = <&uart1_xfer>;
  733. };
  734. &uart2 {
  735. compatible = "rockchip,rk3066-uart", "snps,dw-apb-uart";
  736. dmas = <&dmac2 6>, <&dmac2 7>;
  737. dma-names = "tx", "rx";
  738. pinctrl-names = "default";
  739. pinctrl-0 = <&uart2_xfer>;
  740. };
  741. &uart3 {
  742. compatible = "rockchip,rk3066-uart", "snps,dw-apb-uart";
  743. dmas = <&dmac2 8>, <&dmac2 9>;
  744. dma-names = "tx", "rx";
  745. pinctrl-names = "default";
  746. pinctrl-0 = <&uart3_xfer>;
  747. };
  748. &vpu {
  749. power-domains = <&power RK3066_PD_VIDEO>;
  750. };
  751. &wdt {
  752. compatible = "rockchip,rk3066-wdt", "snps,dw-wdt";
  753. };
  754. &emac {
  755. compatible = "rockchip,rk3066-emac";
  756. };