qcom-sdx65.dtsi 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682
  1. // SPDX-License-Identifier: BSD-3-Clause
  2. /*
  3. * SDX65 SoC device tree source
  4. *
  5. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  6. *
  7. */
  8. #include <dt-bindings/clock/qcom,gcc-sdx65.h>
  9. #include <dt-bindings/clock/qcom,rpmh.h>
  10. #include <dt-bindings/interrupt-controller/arm-gic.h>
  11. #include <dt-bindings/power/qcom-rpmpd.h>
  12. #include <dt-bindings/soc/qcom,rpmh-rsc.h>
  13. / {
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. qcom,msm-id = <458 0x10000>, <483 0x10000>, <509 0x10000>;
  17. interrupt-parent = <&intc>;
  18. memory {
  19. device_type = "memory";
  20. reg = <0 0>;
  21. };
  22. clocks {
  23. xo_board: xo-board {
  24. compatible = "fixed-clock";
  25. clock-frequency = <76800000>;
  26. clock-output-names = "xo_board";
  27. #clock-cells = <0>;
  28. };
  29. sleep_clk: sleep-clk {
  30. compatible = "fixed-clock";
  31. clock-frequency = <32764>;
  32. clock-output-names = "sleep_clk";
  33. #clock-cells = <0>;
  34. };
  35. nand_clk_dummy: nand-clk-dummy {
  36. compatible = "fixed-clock";
  37. clock-frequency = <32764>;
  38. #clock-cells = <0>;
  39. };
  40. };
  41. cpus {
  42. #address-cells = <1>;
  43. #size-cells = <0>;
  44. cpu0: cpu@0 {
  45. device_type = "cpu";
  46. compatible = "arm,cortex-a7";
  47. reg = <0x0>;
  48. enable-method = "psci";
  49. clocks = <&apcs>;
  50. power-domains = <&rpmhpd SDX65_CX_AO>;
  51. power-domain-names = "rpmhpd";
  52. operating-points-v2 = <&cpu_opp_table>;
  53. };
  54. };
  55. cpu_opp_table: cpu-opp-table {
  56. compatible = "operating-points-v2";
  57. opp-shared;
  58. opp-345600000 {
  59. opp-hz = /bits/ 64 <345600000>;
  60. required-opps = <&rpmhpd_opp_low_svs>;
  61. };
  62. opp-576000000 {
  63. opp-hz = /bits/ 64 <576000000>;
  64. required-opps = <&rpmhpd_opp_svs>;
  65. };
  66. opp-1094400000 {
  67. opp-hz = /bits/ 64 <1094400000>;
  68. required-opps = <&rpmhpd_opp_nom>;
  69. };
  70. opp-1497600000 {
  71. opp-hz = /bits/ 64 <1497600000>;
  72. required-opps = <&rpmhpd_opp_turbo>;
  73. };
  74. };
  75. firmware {
  76. scm {
  77. compatible = "qcom,scm-sdx65", "qcom,scm";
  78. };
  79. };
  80. mc_virt: interconnect-mc-virt {
  81. compatible = "qcom,sdx65-mc-virt";
  82. #interconnect-cells = <1>;
  83. qcom,bcm-voters = <&apps_bcm_voter>;
  84. };
  85. psci {
  86. compatible = "arm,psci-1.0";
  87. method = "smc";
  88. };
  89. reserved_memory: reserved-memory {
  90. #address-cells = <1>;
  91. #size-cells = <1>;
  92. ranges;
  93. tz_heap_mem: memory@8fcad000 {
  94. no-map;
  95. reg = <0x8fcad000 0x40000>;
  96. };
  97. secdata_mem: memory@8fcfd000 {
  98. no-map;
  99. reg = <0x8fcfd000 0x1000>;
  100. };
  101. hyp_mem: memory@8fd00000 {
  102. no-map;
  103. reg = <0x8fd00000 0x80000>;
  104. };
  105. access_control_mem: memory@8fd80000 {
  106. no-map;
  107. reg = <0x8fd80000 0x80000>;
  108. };
  109. aop_mem: memory@8fe00000 {
  110. no-map;
  111. reg = <0x8fe00000 0x20000>;
  112. };
  113. smem_mem: memory@8fe20000 {
  114. compatible = "qcom,smem";
  115. reg = <0x8fe20000 0xc0000>;
  116. hwlocks = <&tcsr_mutex 3>;
  117. no-map;
  118. };
  119. cmd_db: reserved-memory@8fee0000 {
  120. compatible = "qcom,cmd-db";
  121. reg = <0x8fee0000 0x20000>;
  122. no-map;
  123. };
  124. tz_mem: memory@8ff00000 {
  125. no-map;
  126. reg = <0x8ff00000 0x100000>;
  127. };
  128. tz_apps_mem: memory@90000000 {
  129. no-map;
  130. reg = <0x90000000 0x500000>;
  131. };
  132. llcc_tcm_mem: memory@15800000 {
  133. no-map;
  134. reg = <0x15800000 0x800000>;
  135. };
  136. };
  137. smp2p-mpss {
  138. compatible = "qcom,smp2p";
  139. qcom,smem = <435>, <428>;
  140. interrupts = <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>;
  141. mboxes = <&apcs 14>;
  142. qcom,local-pid = <0>;
  143. qcom,remote-pid = <1>;
  144. modem_smp2p_out: master-kernel {
  145. qcom,entry-name = "master-kernel";
  146. #qcom,smem-state-cells = <1>;
  147. };
  148. modem_smp2p_in: slave-kernel {
  149. qcom,entry-name = "slave-kernel";
  150. interrupt-controller;
  151. #interrupt-cells = <2>;
  152. };
  153. ipa_smp2p_out: ipa-ap-to-modem {
  154. qcom,entry-name = "ipa";
  155. #qcom,smem-state-cells = <1>;
  156. };
  157. ipa_smp2p_in: ipa-modem-to-ap {
  158. qcom,entry-name = "ipa";
  159. interrupt-controller;
  160. #interrupt-cells = <2>;
  161. };
  162. };
  163. soc: soc {
  164. #address-cells = <1>;
  165. #size-cells = <1>;
  166. ranges;
  167. compatible = "simple-bus";
  168. gcc: clock-controller@100000 {
  169. compatible = "qcom,gcc-sdx65";
  170. reg = <0x00100000 0x001f7400>;
  171. clocks = <&rpmhcc RPMH_CXO_CLK>, <&rpmhcc RPMH_CXO_CLK_A>, <&sleep_clk>;
  172. clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk";
  173. #power-domain-cells = <1>;
  174. #clock-cells = <1>;
  175. #reset-cells = <1>;
  176. };
  177. blsp1_uart3: serial@831000 {
  178. compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
  179. reg = <0x00831000 0x200>;
  180. interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
  181. clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
  182. clock-names = "core", "iface";
  183. status = "disabled";
  184. };
  185. usb_hsphy: phy@ff4000 {
  186. compatible = "qcom,usb-snps-hs-7nm-phy";
  187. reg = <0xff4000 0x120>;
  188. #phy-cells = <0>;
  189. status = "disabled";
  190. clocks = <&rpmhcc RPMH_CXO_CLK>;
  191. clock-names = "ref";
  192. resets = <&gcc GCC_QUSB2PHY_BCR>;
  193. };
  194. usb_qmpphy: phy@ff6000 {
  195. compatible = "qcom,sdx65-qmp-usb3-uni-phy";
  196. reg = <0x00ff6000 0x1c8>;
  197. status = "disabled";
  198. #address-cells = <1>;
  199. #size-cells = <1>;
  200. ranges;
  201. clocks = <&gcc GCC_USB3_PHY_AUX_CLK>,
  202. <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
  203. <&gcc GCC_USB3_PRIM_CLKREF_EN>;
  204. clock-names = "aux", "cfg_ahb", "ref";
  205. resets = <&gcc GCC_USB3PHY_PHY_BCR>,
  206. <&gcc GCC_USB3_PHY_BCR>;
  207. reset-names = "phy", "common";
  208. usb_ssphy: phy@ff6200 {
  209. reg = <0x00ff6e00 0x160>,
  210. <0x00ff7000 0x1ec>,
  211. <0x00ff6200 0x1e00>;
  212. #phy-cells = <0>;
  213. #clock-cells = <0>;
  214. clocks = <&gcc GCC_USB3_PHY_PIPE_CLK>;
  215. clock-names = "pipe0";
  216. clock-output-names = "usb3_uni_phy_pipe_clk_src";
  217. };
  218. };
  219. system_noc: interconnect@1620000 {
  220. compatible = "qcom,sdx65-system-noc";
  221. reg = <0x01620000 0x31200>;
  222. #interconnect-cells = <1>;
  223. qcom,bcm-voters = <&apps_bcm_voter>;
  224. };
  225. qpic_bam: dma-controller@1b04000 {
  226. compatible = "qcom,bam-v1.7.0";
  227. reg = <0x01b04000 0x1c000>;
  228. interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
  229. clocks = <&rpmhcc RPMH_QPIC_CLK>;
  230. clock-names = "bam_clk";
  231. #dma-cells = <1>;
  232. qcom,ee = <0>;
  233. qcom,controlled-remotely;
  234. status = "disabled";
  235. };
  236. qpic_nand: nand-controller@1b30000 {
  237. compatible = "qcom,sdx55-nand";
  238. reg = <0x01b30000 0x10000>;
  239. #address-cells = <1>;
  240. #size-cells = <0>;
  241. clocks = <&rpmhcc RPMH_QPIC_CLK>,
  242. <&nand_clk_dummy>;
  243. clock-names = "core", "aon";
  244. dmas = <&qpic_bam 0>,
  245. <&qpic_bam 1>,
  246. <&qpic_bam 2>;
  247. dma-names = "tx", "rx", "cmd";
  248. status = "disabled";
  249. };
  250. tcsr_mutex: hwlock@1f40000 {
  251. compatible = "qcom,tcsr-mutex";
  252. reg = <0x01f40000 0x40000>;
  253. #hwlock-cells = <1>;
  254. };
  255. remoteproc_mpss: remoteproc@4080000 {
  256. compatible = "qcom,sdx55-mpss-pas";
  257. reg = <0x04080000 0x4040>;
  258. interrupts-extended = <&intc GIC_SPI 250 IRQ_TYPE_EDGE_RISING>,
  259. <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
  260. <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
  261. <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
  262. <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>,
  263. <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>;
  264. interrupt-names = "wdog", "fatal", "ready", "handover",
  265. "stop-ack", "shutdown-ack";
  266. clocks = <&rpmhcc RPMH_CXO_CLK>;
  267. clock-names = "xo";
  268. power-domains = <&rpmhpd SDX65_CX>,
  269. <&rpmhpd SDX65_MSS>;
  270. power-domain-names = "cx", "mss";
  271. qcom,smem-states = <&modem_smp2p_out 0>;
  272. qcom,smem-state-names = "stop";
  273. status = "disabled";
  274. glink-edge {
  275. interrupts = <GIC_SPI 114 IRQ_TYPE_EDGE_RISING>;
  276. label = "mpss";
  277. qcom,remote-pid = <1>;
  278. mboxes = <&apcs 15>;
  279. };
  280. };
  281. sdhc_1: mmc@8804000 {
  282. compatible = "qcom,sdx65-sdhci", "qcom,sdhci-msm-v5";
  283. reg = <0x08804000 0x1000>;
  284. reg-names = "hc";
  285. interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
  286. <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>;
  287. interrupt-names = "hc_irq", "pwr_irq";
  288. clocks = <&gcc GCC_SDCC1_APPS_CLK>,
  289. <&gcc GCC_SDCC1_AHB_CLK>;
  290. clock-names = "core", "iface";
  291. status = "disabled";
  292. };
  293. mem_noc: interconnect@9680000 {
  294. compatible = "qcom,sdx65-mem-noc";
  295. reg = <0x09680000 0x27200>;
  296. #interconnect-cells = <1>;
  297. qcom,bcm-voters = <&apps_bcm_voter>;
  298. };
  299. usb: usb@a6f8800 {
  300. compatible = "qcom,sdx65-dwc3", "qcom,dwc3";
  301. reg = <0x0a6f8800 0x400>;
  302. status = "disabled";
  303. #address-cells = <1>;
  304. #size-cells = <1>;
  305. ranges;
  306. clocks = <&gcc GCC_USB30_SLV_AHB_CLK>,
  307. <&gcc GCC_USB30_MASTER_CLK>,
  308. <&gcc GCC_USB30_MSTR_AXI_CLK>,
  309. <&gcc GCC_USB30_MOCK_UTMI_CLK>,
  310. <&gcc GCC_USB30_SLEEP_CLK>;
  311. clock-names = "cfg_noc", "core", "iface", "mock_utmi",
  312. "sleep";
  313. assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>,
  314. <&gcc GCC_USB30_MASTER_CLK>;
  315. assigned-clock-rates = <19200000>, <200000000>;
  316. interrupts-extended = <&intc GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
  317. <&pdc 76 IRQ_TYPE_LEVEL_HIGH>,
  318. <&pdc 18 IRQ_TYPE_EDGE_BOTH>,
  319. <&pdc 19 IRQ_TYPE_EDGE_BOTH>;
  320. interrupt-names = "hs_phy_irq",
  321. "ss_phy_irq",
  322. "dm_hs_phy_irq",
  323. "dp_hs_phy_irq";
  324. power-domains = <&gcc USB30_GDSC>;
  325. resets = <&gcc GCC_USB30_BCR>;
  326. usb_dwc3: usb@a600000 {
  327. compatible = "snps,dwc3";
  328. reg = <0x0a600000 0xcd00>;
  329. interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
  330. iommus = <&apps_smmu 0x1a0 0x0>;
  331. snps,dis_u2_susphy_quirk;
  332. snps,dis_enblslpm_quirk;
  333. phys = <&usb_hsphy>, <&usb_ssphy>;
  334. phy-names = "usb2-phy", "usb3-phy";
  335. };
  336. };
  337. restart@c264000 {
  338. compatible = "qcom,pshold";
  339. reg = <0x0c264000 0x1000>;
  340. };
  341. spmi_bus: qcom,spmi@c440000 {
  342. compatible = "qcom,spmi-pmic-arb";
  343. reg = <0xc440000 0xd00>,
  344. <0xc600000 0x2000000>,
  345. <0xe600000 0x100000>,
  346. <0xe700000 0xa0000>,
  347. <0xc40a000 0x26000>;
  348. reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
  349. interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>;
  350. interrupt-names = "periph_irq";
  351. interrupt-controller;
  352. #interrupt-cells = <4>;
  353. #address-cells = <2>;
  354. #size-cells = <0>;
  355. cell-index = <0>;
  356. qcom,channel = <0>;
  357. qcom,ee = <0>;
  358. };
  359. tlmm: pinctrl@f100000 {
  360. compatible = "qcom,sdx65-tlmm";
  361. reg = <0xf100000 0x300000>;
  362. interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>;
  363. gpio-controller;
  364. #gpio-cells = <2>;
  365. gpio-ranges = <&tlmm 0 0 109>;
  366. interrupt-controller;
  367. interrupt-parent = <&intc>;
  368. #interrupt-cells = <2>;
  369. };
  370. pdc: interrupt-controller@b210000 {
  371. compatible = "qcom,sdx65-pdc", "qcom,pdc";
  372. reg = <0xb210000 0x10000>;
  373. qcom,pdc-ranges = <0 147 52>, <52 266 32>;
  374. #interrupt-cells = <2>;
  375. interrupt-parent = <&intc>;
  376. interrupt-controller;
  377. };
  378. imem@1468f000 {
  379. compatible = "simple-mfd";
  380. reg = <0x1468f000 0x1000>;
  381. ranges = <0x0 0x1468f000 0x1000>;
  382. #address-cells = <1>;
  383. #size-cells = <1>;
  384. pil-reloc@94c {
  385. compatible = "qcom,pil-reloc-info";
  386. reg = <0x94c 0xc8>;
  387. };
  388. };
  389. apps_smmu: iommu@15000000 {
  390. compatible = "qcom,sdx65-smmu-500", "qcom,smmu-500", "arm,mmu-500";
  391. reg = <0x15000000 0x40000>;
  392. #iommu-cells = <2>;
  393. #global-interrupts = <1>;
  394. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
  395. <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
  396. <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
  397. <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
  398. <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
  399. <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
  400. <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
  401. <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
  402. <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
  403. <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
  404. <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
  405. <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
  406. <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
  407. <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
  408. <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
  409. <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
  410. <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
  411. <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
  412. <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
  413. <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
  414. <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
  415. <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
  416. <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>,
  417. <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>,
  418. <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>,
  419. <GIC_SPI 301 IRQ_TYPE_LEVEL_HIGH>,
  420. <GIC_SPI 302 IRQ_TYPE_LEVEL_HIGH>,
  421. <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
  422. <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
  423. <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>,
  424. <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>,
  425. <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>,
  426. <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>;
  427. };
  428. intc: interrupt-controller@17800000 {
  429. compatible = "qcom,msm-qgic2";
  430. interrupt-controller;
  431. interrupt-parent = <&intc>;
  432. #interrupt-cells = <3>;
  433. reg = <0x17800000 0x1000>,
  434. <0x17802000 0x1000>;
  435. };
  436. a7pll: clock@17808000 {
  437. compatible = "qcom,sdx55-a7pll";
  438. reg = <0x17808000 0x1000>;
  439. clocks = <&rpmhcc RPMH_CXO_CLK>;
  440. clock-names = "bi_tcxo";
  441. #clock-cells = <0>;
  442. };
  443. apcs: mailbox@17810000 {
  444. compatible = "qcom,sdx55-apcs-gcc", "syscon";
  445. reg = <0x17810000 0x2000>;
  446. #mbox-cells = <1>;
  447. clocks = <&rpmhcc RPMH_CXO_CLK>, <&a7pll>, <&gcc GPLL0>;
  448. clock-names = "ref", "pll", "aux";
  449. #clock-cells = <0>;
  450. };
  451. watchdog@17817000 {
  452. compatible = "qcom,apss-wdt-sdx65", "qcom,kpss-wdt";
  453. reg = <0x17817000 0x1000>;
  454. clocks = <&sleep_clk>;
  455. };
  456. timer@17820000 {
  457. #address-cells = <1>;
  458. #size-cells = <1>;
  459. ranges;
  460. compatible = "arm,armv7-timer-mem";
  461. reg = <0x17820000 0x1000>;
  462. clock-frequency = <19200000>;
  463. frame@17821000 {
  464. frame-number = <0>;
  465. interrupts = <GIC_SPI 7 0x4>,
  466. <GIC_SPI 6 0x4>;
  467. reg = <0x17821000 0x1000>,
  468. <0x17822000 0x1000>;
  469. };
  470. frame@17823000 {
  471. frame-number = <1>;
  472. interrupts = <GIC_SPI 8 0x4>;
  473. reg = <0x17823000 0x1000>;
  474. status = "disabled";
  475. };
  476. frame@17824000 {
  477. frame-number = <2>;
  478. interrupts = <GIC_SPI 9 0x4>;
  479. reg = <0x17824000 0x1000>;
  480. status = "disabled";
  481. };
  482. frame@17825000 {
  483. frame-number = <3>;
  484. interrupts = <GIC_SPI 10 0x4>;
  485. reg = <0x17825000 0x1000>;
  486. status = "disabled";
  487. };
  488. frame@17826000 {
  489. frame-number = <4>;
  490. interrupts = <GIC_SPI 11 0x4>;
  491. reg = <0x17826000 0x1000>;
  492. status = "disabled";
  493. };
  494. frame@17827000 {
  495. frame-number = <5>;
  496. interrupts = <GIC_SPI 12 0x4>;
  497. reg = <0x17827000 0x1000>;
  498. status = "disabled";
  499. };
  500. frame@17828000 {
  501. frame-number = <6>;
  502. interrupts = <GIC_SPI 13 0x4>;
  503. reg = <0x17828000 0x1000>;
  504. status = "disabled";
  505. };
  506. frame@17829000 {
  507. frame-number = <7>;
  508. interrupts = <GIC_SPI 14 0x4>;
  509. reg = <0x17829000 0x1000>;
  510. status = "disabled";
  511. };
  512. };
  513. apps_rsc: rsc@17830000 {
  514. label = "apps_rsc";
  515. compatible = "qcom,rpmh-rsc";
  516. reg = <0x17830000 0x10000>,
  517. <0x17840000 0x10000>;
  518. reg-names = "drv-0", "drv-1";
  519. interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
  520. <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  521. qcom,tcs-offset = <0xd00>;
  522. qcom,drv-id = <1>;
  523. qcom,tcs-config = <ACTIVE_TCS 2>,
  524. <SLEEP_TCS 2>,
  525. <WAKE_TCS 2>,
  526. <CONTROL_TCS 1>;
  527. rpmhcc: clock-controller {
  528. compatible = "qcom,sdx65-rpmh-clk";
  529. #clock-cells = <1>;
  530. clock-names = "xo";
  531. clocks = <&xo_board>;
  532. };
  533. rpmhpd: power-controller {
  534. compatible = "qcom,sdx65-rpmhpd";
  535. #power-domain-cells = <1>;
  536. operating-points-v2 = <&rpmhpd_opp_table>;
  537. rpmhpd_opp_table: opp-table {
  538. compatible = "operating-points-v2";
  539. rpmhpd_opp_ret: opp1 {
  540. opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>;
  541. };
  542. rpmhpd_opp_min_svs: opp2 {
  543. opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
  544. };
  545. rpmhpd_opp_low_svs: opp3 {
  546. opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
  547. };
  548. rpmhpd_opp_svs: opp4 {
  549. opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
  550. };
  551. rpmhpd_opp_svs_l1: opp5 {
  552. opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
  553. };
  554. rpmhpd_opp_nom: opp6 {
  555. opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
  556. };
  557. rpmhpd_opp_nom_l1: opp7 {
  558. opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
  559. };
  560. rpmhpd_opp_nom_l2: opp8 {
  561. opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>;
  562. };
  563. rpmhpd_opp_turbo: opp9 {
  564. opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
  565. };
  566. rpmhpd_opp_turbo_l1: opp10 {
  567. opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
  568. };
  569. };
  570. };
  571. apps_bcm_voter: bcm-voter {
  572. compatible = "qcom,bcm-voter";
  573. };
  574. };
  575. };
  576. timer {
  577. compatible = "arm,armv7-timer";
  578. interrupts = <1 13 0xf08>,
  579. <1 12 0xf08>,
  580. <1 10 0xf08>,
  581. <1 11 0xf08>;
  582. clock-frequency = <19200000>;
  583. };
  584. };