qcom-ipq4019.dtsi 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  4. */
  5. /dts-v1/;
  6. #include <dt-bindings/clock/qcom,gcc-ipq4019.h>
  7. #include <dt-bindings/interrupt-controller/arm-gic.h>
  8. #include <dt-bindings/interrupt-controller/irq.h>
  9. / {
  10. #address-cells = <1>;
  11. #size-cells = <1>;
  12. model = "Qualcomm Technologies, Inc. IPQ4019";
  13. compatible = "qcom,ipq4019";
  14. interrupt-parent = <&intc>;
  15. reserved-memory {
  16. #address-cells = <0x1>;
  17. #size-cells = <0x1>;
  18. ranges;
  19. smem_region: smem@87e00000 {
  20. reg = <0x87e00000 0x080000>;
  21. no-map;
  22. };
  23. tz@87e80000 {
  24. reg = <0x87e80000 0x180000>;
  25. no-map;
  26. };
  27. };
  28. aliases {
  29. spi0 = &blsp1_spi1;
  30. spi1 = &blsp1_spi2;
  31. i2c0 = &blsp1_i2c3;
  32. i2c1 = &blsp1_i2c4;
  33. };
  34. cpus {
  35. #address-cells = <1>;
  36. #size-cells = <0>;
  37. cpu@0 {
  38. device_type = "cpu";
  39. compatible = "arm,cortex-a7";
  40. enable-method = "qcom,kpss-acc-v2";
  41. next-level-cache = <&L2>;
  42. qcom,acc = <&acc0>;
  43. qcom,saw = <&saw0>;
  44. reg = <0x0>;
  45. clocks = <&gcc GCC_APPS_CLK_SRC>;
  46. clock-frequency = <0>;
  47. clock-latency = <256000>;
  48. operating-points-v2 = <&cpu0_opp_table>;
  49. };
  50. cpu@1 {
  51. device_type = "cpu";
  52. compatible = "arm,cortex-a7";
  53. enable-method = "qcom,kpss-acc-v2";
  54. next-level-cache = <&L2>;
  55. qcom,acc = <&acc1>;
  56. qcom,saw = <&saw1>;
  57. reg = <0x1>;
  58. clocks = <&gcc GCC_APPS_CLK_SRC>;
  59. clock-frequency = <0>;
  60. clock-latency = <256000>;
  61. operating-points-v2 = <&cpu0_opp_table>;
  62. };
  63. cpu@2 {
  64. device_type = "cpu";
  65. compatible = "arm,cortex-a7";
  66. enable-method = "qcom,kpss-acc-v2";
  67. next-level-cache = <&L2>;
  68. qcom,acc = <&acc2>;
  69. qcom,saw = <&saw2>;
  70. reg = <0x2>;
  71. clocks = <&gcc GCC_APPS_CLK_SRC>;
  72. clock-frequency = <0>;
  73. clock-latency = <256000>;
  74. operating-points-v2 = <&cpu0_opp_table>;
  75. };
  76. cpu@3 {
  77. device_type = "cpu";
  78. compatible = "arm,cortex-a7";
  79. enable-method = "qcom,kpss-acc-v2";
  80. next-level-cache = <&L2>;
  81. qcom,acc = <&acc3>;
  82. qcom,saw = <&saw3>;
  83. reg = <0x3>;
  84. clocks = <&gcc GCC_APPS_CLK_SRC>;
  85. clock-frequency = <0>;
  86. clock-latency = <256000>;
  87. operating-points-v2 = <&cpu0_opp_table>;
  88. };
  89. L2: l2-cache {
  90. compatible = "cache";
  91. cache-level = <2>;
  92. qcom,saw = <&saw_l2>;
  93. };
  94. };
  95. cpu0_opp_table: opp_table0 {
  96. compatible = "operating-points-v2";
  97. opp-shared;
  98. opp-48000000 {
  99. opp-hz = /bits/ 64 <48000000>;
  100. clock-latency-ns = <256000>;
  101. };
  102. opp-200000000 {
  103. opp-hz = /bits/ 64 <200000000>;
  104. clock-latency-ns = <256000>;
  105. };
  106. opp-500000000 {
  107. opp-hz = /bits/ 64 <500000000>;
  108. clock-latency-ns = <256000>;
  109. };
  110. opp-716000000 {
  111. opp-hz = /bits/ 64 <716000000>;
  112. clock-latency-ns = <256000>;
  113. };
  114. };
  115. memory {
  116. device_type = "memory";
  117. reg = <0x0 0x0>;
  118. };
  119. pmu {
  120. compatible = "arm,cortex-a7-pmu";
  121. interrupts = <GIC_PPI 7 (GIC_CPU_MASK_SIMPLE(4) |
  122. IRQ_TYPE_LEVEL_HIGH)>;
  123. };
  124. clocks {
  125. sleep_clk: sleep_clk {
  126. compatible = "fixed-clock";
  127. clock-frequency = <32000>;
  128. clock-output-names = "gcc_sleep_clk_src";
  129. #clock-cells = <0>;
  130. };
  131. xo: xo {
  132. compatible = "fixed-clock";
  133. clock-frequency = <48000000>;
  134. #clock-cells = <0>;
  135. };
  136. };
  137. firmware {
  138. scm {
  139. compatible = "qcom,scm-ipq4019", "qcom,scm";
  140. };
  141. };
  142. timer {
  143. compatible = "arm,armv7-timer";
  144. interrupts = <1 2 0xf08>,
  145. <1 3 0xf08>,
  146. <1 4 0xf08>,
  147. <1 1 0xf08>;
  148. clock-frequency = <48000000>;
  149. always-on;
  150. };
  151. soc {
  152. #address-cells = <1>;
  153. #size-cells = <1>;
  154. ranges;
  155. compatible = "simple-bus";
  156. intc: interrupt-controller@b000000 {
  157. compatible = "qcom,msm-qgic2";
  158. interrupt-controller;
  159. #interrupt-cells = <3>;
  160. reg = <0x0b000000 0x1000>,
  161. <0x0b002000 0x1000>;
  162. };
  163. gcc: clock-controller@1800000 {
  164. compatible = "qcom,gcc-ipq4019";
  165. #clock-cells = <1>;
  166. #power-domain-cells = <1>;
  167. #reset-cells = <1>;
  168. reg = <0x1800000 0x60000>;
  169. };
  170. prng: rng@22000 {
  171. compatible = "qcom,prng";
  172. reg = <0x22000 0x140>;
  173. clocks = <&gcc GCC_PRNG_AHB_CLK>;
  174. clock-names = "core";
  175. status = "disabled";
  176. };
  177. tlmm: pinctrl@1000000 {
  178. compatible = "qcom,ipq4019-pinctrl";
  179. reg = <0x01000000 0x300000>;
  180. gpio-controller;
  181. gpio-ranges = <&tlmm 0 0 100>;
  182. #gpio-cells = <2>;
  183. interrupt-controller;
  184. #interrupt-cells = <2>;
  185. interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
  186. };
  187. vqmmc: regulator@1948000 {
  188. compatible = "qcom,vqmmc-ipq4019-regulator";
  189. reg = <0x01948000 0x4>;
  190. regulator-name = "vqmmc";
  191. regulator-min-microvolt = <1500000>;
  192. regulator-max-microvolt = <3000000>;
  193. regulator-always-on;
  194. status = "disabled";
  195. };
  196. sdhci: mmc@7824900 {
  197. compatible = "qcom,sdhci-msm-v4";
  198. reg = <0x7824900 0x11c>, <0x7824000 0x800>;
  199. reg-names = "hc", "core";
  200. interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
  201. interrupt-names = "hc_irq", "pwr_irq";
  202. bus-width = <8>;
  203. clocks = <&gcc GCC_SDCC1_AHB_CLK>,
  204. <&gcc GCC_SDCC1_APPS_CLK>,
  205. <&xo>;
  206. clock-names = "iface",
  207. "core",
  208. "xo";
  209. status = "disabled";
  210. };
  211. blsp_dma: dma-controller@7884000 {
  212. compatible = "qcom,bam-v1.7.0";
  213. reg = <0x07884000 0x23000>;
  214. interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
  215. clocks = <&gcc GCC_BLSP1_AHB_CLK>;
  216. clock-names = "bam_clk";
  217. #dma-cells = <1>;
  218. qcom,ee = <0>;
  219. status = "disabled";
  220. };
  221. blsp1_spi1: spi@78b5000 { /* BLSP1 QUP1 */
  222. compatible = "qcom,spi-qup-v2.2.1";
  223. reg = <0x78b5000 0x600>;
  224. interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
  225. clocks = <&gcc GCC_BLSP1_QUP1_SPI_APPS_CLK>,
  226. <&gcc GCC_BLSP1_AHB_CLK>;
  227. clock-names = "core", "iface";
  228. #address-cells = <1>;
  229. #size-cells = <0>;
  230. dmas = <&blsp_dma 4>, <&blsp_dma 5>;
  231. dma-names = "tx", "rx";
  232. status = "disabled";
  233. };
  234. blsp1_spi2: spi@78b6000 { /* BLSP1 QUP2 */
  235. compatible = "qcom,spi-qup-v2.2.1";
  236. reg = <0x78b6000 0x600>;
  237. interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
  238. clocks = <&gcc GCC_BLSP1_QUP2_SPI_APPS_CLK>,
  239. <&gcc GCC_BLSP1_AHB_CLK>;
  240. clock-names = "core", "iface";
  241. #address-cells = <1>;
  242. #size-cells = <0>;
  243. dmas = <&blsp_dma 6>, <&blsp_dma 7>;
  244. dma-names = "tx", "rx";
  245. status = "disabled";
  246. };
  247. blsp1_i2c3: i2c@78b7000 { /* BLSP1 QUP3 */
  248. compatible = "qcom,i2c-qup-v2.2.1";
  249. reg = <0x78b7000 0x600>;
  250. interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
  251. clocks = <&gcc GCC_BLSP1_QUP1_I2C_APPS_CLK>,
  252. <&gcc GCC_BLSP1_AHB_CLK>;
  253. clock-names = "core", "iface";
  254. #address-cells = <1>;
  255. #size-cells = <0>;
  256. dmas = <&blsp_dma 8>, <&blsp_dma 9>;
  257. dma-names = "tx", "rx";
  258. status = "disabled";
  259. };
  260. blsp1_i2c4: i2c@78b8000 { /* BLSP1 QUP4 */
  261. compatible = "qcom,i2c-qup-v2.2.1";
  262. reg = <0x78b8000 0x600>;
  263. interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
  264. clocks = <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>,
  265. <&gcc GCC_BLSP1_AHB_CLK>;
  266. clock-names = "core", "iface";
  267. #address-cells = <1>;
  268. #size-cells = <0>;
  269. dmas = <&blsp_dma 10>, <&blsp_dma 11>;
  270. dma-names = "tx", "rx";
  271. status = "disabled";
  272. };
  273. cryptobam: dma-controller@8e04000 {
  274. compatible = "qcom,bam-v1.7.0";
  275. reg = <0x08e04000 0x20000>;
  276. interrupts = <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>;
  277. clocks = <&gcc GCC_CRYPTO_AHB_CLK>;
  278. clock-names = "bam_clk";
  279. #dma-cells = <1>;
  280. qcom,ee = <1>;
  281. qcom,controlled-remotely;
  282. status = "disabled";
  283. };
  284. crypto: crypto@8e3a000 {
  285. compatible = "qcom,crypto-v5.1";
  286. reg = <0x08e3a000 0x6000>;
  287. clocks = <&gcc GCC_CRYPTO_AHB_CLK>,
  288. <&gcc GCC_CRYPTO_AXI_CLK>,
  289. <&gcc GCC_CRYPTO_CLK>;
  290. clock-names = "iface", "bus", "core";
  291. dmas = <&cryptobam 2>, <&cryptobam 3>;
  292. dma-names = "rx", "tx";
  293. status = "disabled";
  294. };
  295. acc0: clock-controller@b088000 {
  296. compatible = "qcom,kpss-acc-v2";
  297. reg = <0x0b088000 0x1000>, <0xb008000 0x1000>;
  298. };
  299. acc1: clock-controller@b098000 {
  300. compatible = "qcom,kpss-acc-v2";
  301. reg = <0x0b098000 0x1000>, <0xb008000 0x1000>;
  302. };
  303. acc2: clock-controller@b0a8000 {
  304. compatible = "qcom,kpss-acc-v2";
  305. reg = <0x0b0a8000 0x1000>, <0xb008000 0x1000>;
  306. };
  307. acc3: clock-controller@b0b8000 {
  308. compatible = "qcom,kpss-acc-v2";
  309. reg = <0x0b0b8000 0x1000>, <0xb008000 0x1000>;
  310. };
  311. saw0: regulator@b089000 {
  312. compatible = "qcom,saw2";
  313. reg = <0x0b089000 0x1000>, <0x0b009000 0x1000>;
  314. regulator;
  315. };
  316. saw1: regulator@b099000 {
  317. compatible = "qcom,saw2";
  318. reg = <0x0b099000 0x1000>, <0x0b009000 0x1000>;
  319. regulator;
  320. };
  321. saw2: regulator@b0a9000 {
  322. compatible = "qcom,saw2";
  323. reg = <0x0b0a9000 0x1000>, <0x0b009000 0x1000>;
  324. regulator;
  325. };
  326. saw3: regulator@b0b9000 {
  327. compatible = "qcom,saw2";
  328. reg = <0x0b0b9000 0x1000>, <0x0b009000 0x1000>;
  329. regulator;
  330. };
  331. saw_l2: regulator@b012000 {
  332. compatible = "qcom,saw2";
  333. reg = <0xb012000 0x1000>;
  334. regulator;
  335. };
  336. blsp1_uart1: serial@78af000 {
  337. compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
  338. reg = <0x78af000 0x200>;
  339. interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
  340. status = "disabled";
  341. clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>,
  342. <&gcc GCC_BLSP1_AHB_CLK>;
  343. clock-names = "core", "iface";
  344. dmas = <&blsp_dma 0>, <&blsp_dma 1>;
  345. dma-names = "tx", "rx";
  346. };
  347. blsp1_uart2: serial@78b0000 {
  348. compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
  349. reg = <0x78b0000 0x200>;
  350. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  351. status = "disabled";
  352. clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>,
  353. <&gcc GCC_BLSP1_AHB_CLK>;
  354. clock-names = "core", "iface";
  355. dmas = <&blsp_dma 2>, <&blsp_dma 3>;
  356. dma-names = "tx", "rx";
  357. };
  358. watchdog: watchdog@b017000 {
  359. compatible = "qcom,kpss-wdt", "qcom,kpss-wdt-ipq4019";
  360. reg = <0xb017000 0x40>;
  361. clocks = <&sleep_clk>;
  362. timeout-sec = <10>;
  363. status = "disabled";
  364. };
  365. restart@4ab000 {
  366. compatible = "qcom,pshold";
  367. reg = <0x4ab000 0x4>;
  368. };
  369. pcie0: pci@40000000 {
  370. compatible = "qcom,pcie-ipq4019";
  371. reg = <0x40000000 0xf1d
  372. 0x40000f20 0xa8
  373. 0x80000 0x2000
  374. 0x40100000 0x1000>;
  375. reg-names = "dbi", "elbi", "parf", "config";
  376. device_type = "pci";
  377. linux,pci-domain = <0>;
  378. bus-range = <0x00 0xff>;
  379. num-lanes = <1>;
  380. #address-cells = <3>;
  381. #size-cells = <2>;
  382. ranges = <0x81000000 0x0 0x00000000 0x40200000 0x0 0x00100000>,
  383. <0x82000000 0x0 0x40300000 0x40300000 0x0 0x00d00000>;
  384. interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
  385. interrupt-names = "msi";
  386. #interrupt-cells = <1>;
  387. interrupt-map-mask = <0 0 0 0x7>;
  388. interrupt-map = <0 0 0 1 &intc 0 142 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
  389. <0 0 0 2 &intc 0 143 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
  390. <0 0 0 3 &intc 0 144 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
  391. <0 0 0 4 &intc 0 145 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
  392. clocks = <&gcc GCC_PCIE_AHB_CLK>,
  393. <&gcc GCC_PCIE_AXI_M_CLK>,
  394. <&gcc GCC_PCIE_AXI_S_CLK>;
  395. clock-names = "aux",
  396. "master_bus",
  397. "slave_bus";
  398. resets = <&gcc PCIE_AXI_M_ARES>,
  399. <&gcc PCIE_AXI_S_ARES>,
  400. <&gcc PCIE_PIPE_ARES>,
  401. <&gcc PCIE_AXI_M_VMIDMT_ARES>,
  402. <&gcc PCIE_AXI_S_XPU_ARES>,
  403. <&gcc PCIE_PARF_XPU_ARES>,
  404. <&gcc PCIE_PHY_ARES>,
  405. <&gcc PCIE_AXI_M_STICKY_ARES>,
  406. <&gcc PCIE_PIPE_STICKY_ARES>,
  407. <&gcc PCIE_PWR_ARES>,
  408. <&gcc PCIE_AHB_ARES>,
  409. <&gcc PCIE_PHY_AHB_ARES>;
  410. reset-names = "axi_m",
  411. "axi_s",
  412. "pipe",
  413. "axi_m_vmid",
  414. "axi_s_xpu",
  415. "parf",
  416. "phy",
  417. "axi_m_sticky",
  418. "pipe_sticky",
  419. "pwr",
  420. "ahb",
  421. "phy_ahb";
  422. status = "disabled";
  423. };
  424. qpic_bam: dma-controller@7984000 {
  425. compatible = "qcom,bam-v1.7.0";
  426. reg = <0x7984000 0x1a000>;
  427. interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
  428. clocks = <&gcc GCC_QPIC_CLK>;
  429. clock-names = "bam_clk";
  430. #dma-cells = <1>;
  431. qcom,ee = <0>;
  432. status = "disabled";
  433. };
  434. nand: nand-controller@79b0000 {
  435. compatible = "qcom,ipq4019-nand";
  436. reg = <0x79b0000 0x1000>;
  437. #address-cells = <1>;
  438. #size-cells = <0>;
  439. clocks = <&gcc GCC_QPIC_CLK>,
  440. <&gcc GCC_QPIC_AHB_CLK>;
  441. clock-names = "core", "aon";
  442. dmas = <&qpic_bam 0>,
  443. <&qpic_bam 1>,
  444. <&qpic_bam 2>;
  445. dma-names = "tx", "rx", "cmd";
  446. status = "disabled";
  447. nand@0 {
  448. reg = <0>;
  449. nand-ecc-strength = <4>;
  450. nand-ecc-step-size = <512>;
  451. nand-bus-width = <8>;
  452. };
  453. };
  454. wifi0: wifi@a000000 {
  455. compatible = "qcom,ipq4019-wifi";
  456. reg = <0xa000000 0x200000>;
  457. resets = <&gcc WIFI0_CPU_INIT_RESET>,
  458. <&gcc WIFI0_RADIO_SRIF_RESET>,
  459. <&gcc WIFI0_RADIO_WARM_RESET>,
  460. <&gcc WIFI0_RADIO_COLD_RESET>,
  461. <&gcc WIFI0_CORE_WARM_RESET>,
  462. <&gcc WIFI0_CORE_COLD_RESET>;
  463. reset-names = "wifi_cpu_init", "wifi_radio_srif",
  464. "wifi_radio_warm", "wifi_radio_cold",
  465. "wifi_core_warm", "wifi_core_cold";
  466. clocks = <&gcc GCC_WCSS2G_CLK>,
  467. <&gcc GCC_WCSS2G_REF_CLK>,
  468. <&gcc GCC_WCSS2G_RTC_CLK>;
  469. clock-names = "wifi_wcss_cmd", "wifi_wcss_ref",
  470. "wifi_wcss_rtc";
  471. interrupts = <GIC_SPI 32 IRQ_TYPE_EDGE_RISING>,
  472. <GIC_SPI 33 IRQ_TYPE_EDGE_RISING>,
  473. <GIC_SPI 34 IRQ_TYPE_EDGE_RISING>,
  474. <GIC_SPI 35 IRQ_TYPE_EDGE_RISING>,
  475. <GIC_SPI 36 IRQ_TYPE_EDGE_RISING>,
  476. <GIC_SPI 37 IRQ_TYPE_EDGE_RISING>,
  477. <GIC_SPI 38 IRQ_TYPE_EDGE_RISING>,
  478. <GIC_SPI 39 IRQ_TYPE_EDGE_RISING>,
  479. <GIC_SPI 40 IRQ_TYPE_EDGE_RISING>,
  480. <GIC_SPI 41 IRQ_TYPE_EDGE_RISING>,
  481. <GIC_SPI 42 IRQ_TYPE_EDGE_RISING>,
  482. <GIC_SPI 43 IRQ_TYPE_EDGE_RISING>,
  483. <GIC_SPI 44 IRQ_TYPE_EDGE_RISING>,
  484. <GIC_SPI 45 IRQ_TYPE_EDGE_RISING>,
  485. <GIC_SPI 46 IRQ_TYPE_EDGE_RISING>,
  486. <GIC_SPI 47 IRQ_TYPE_EDGE_RISING>,
  487. <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
  488. interrupt-names = "msi0", "msi1", "msi2", "msi3",
  489. "msi4", "msi5", "msi6", "msi7",
  490. "msi8", "msi9", "msi10", "msi11",
  491. "msi12", "msi13", "msi14", "msi15",
  492. "legacy";
  493. status = "disabled";
  494. };
  495. wifi1: wifi@a800000 {
  496. compatible = "qcom,ipq4019-wifi";
  497. reg = <0xa800000 0x200000>;
  498. resets = <&gcc WIFI1_CPU_INIT_RESET>,
  499. <&gcc WIFI1_RADIO_SRIF_RESET>,
  500. <&gcc WIFI1_RADIO_WARM_RESET>,
  501. <&gcc WIFI1_RADIO_COLD_RESET>,
  502. <&gcc WIFI1_CORE_WARM_RESET>,
  503. <&gcc WIFI1_CORE_COLD_RESET>;
  504. reset-names = "wifi_cpu_init", "wifi_radio_srif",
  505. "wifi_radio_warm", "wifi_radio_cold",
  506. "wifi_core_warm", "wifi_core_cold";
  507. clocks = <&gcc GCC_WCSS5G_CLK>,
  508. <&gcc GCC_WCSS5G_REF_CLK>,
  509. <&gcc GCC_WCSS5G_RTC_CLK>;
  510. clock-names = "wifi_wcss_cmd", "wifi_wcss_ref",
  511. "wifi_wcss_rtc";
  512. interrupts = <GIC_SPI 48 IRQ_TYPE_EDGE_RISING>,
  513. <GIC_SPI 49 IRQ_TYPE_EDGE_RISING>,
  514. <GIC_SPI 50 IRQ_TYPE_EDGE_RISING>,
  515. <GIC_SPI 51 IRQ_TYPE_EDGE_RISING>,
  516. <GIC_SPI 52 IRQ_TYPE_EDGE_RISING>,
  517. <GIC_SPI 53 IRQ_TYPE_EDGE_RISING>,
  518. <GIC_SPI 54 IRQ_TYPE_EDGE_RISING>,
  519. <GIC_SPI 55 IRQ_TYPE_EDGE_RISING>,
  520. <GIC_SPI 56 IRQ_TYPE_EDGE_RISING>,
  521. <GIC_SPI 57 IRQ_TYPE_EDGE_RISING>,
  522. <GIC_SPI 58 IRQ_TYPE_EDGE_RISING>,
  523. <GIC_SPI 59 IRQ_TYPE_EDGE_RISING>,
  524. <GIC_SPI 60 IRQ_TYPE_EDGE_RISING>,
  525. <GIC_SPI 61 IRQ_TYPE_EDGE_RISING>,
  526. <GIC_SPI 62 IRQ_TYPE_EDGE_RISING>,
  527. <GIC_SPI 63 IRQ_TYPE_EDGE_RISING>,
  528. <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
  529. interrupt-names = "msi0", "msi1", "msi2", "msi3",
  530. "msi4", "msi5", "msi6", "msi7",
  531. "msi8", "msi9", "msi10", "msi11",
  532. "msi12", "msi13", "msi14", "msi15",
  533. "legacy";
  534. status = "disabled";
  535. };
  536. mdio: mdio@90000 {
  537. #address-cells = <1>;
  538. #size-cells = <0>;
  539. compatible = "qcom,ipq4019-mdio";
  540. reg = <0x90000 0x64>;
  541. status = "disabled";
  542. ethphy0: ethernet-phy@0 {
  543. reg = <0>;
  544. };
  545. ethphy1: ethernet-phy@1 {
  546. reg = <1>;
  547. };
  548. ethphy2: ethernet-phy@2 {
  549. reg = <2>;
  550. };
  551. ethphy3: ethernet-phy@3 {
  552. reg = <3>;
  553. };
  554. ethphy4: ethernet-phy@4 {
  555. reg = <4>;
  556. };
  557. };
  558. usb3_ss_phy: ssphy@9a000 {
  559. compatible = "qcom,usb-ss-ipq4019-phy";
  560. #phy-cells = <0>;
  561. reg = <0x9a000 0x800>;
  562. reg-names = "phy_base";
  563. resets = <&gcc USB3_UNIPHY_PHY_ARES>;
  564. reset-names = "por_rst";
  565. status = "disabled";
  566. };
  567. usb3_hs_phy: hsphy@a6000 {
  568. compatible = "qcom,usb-hs-ipq4019-phy";
  569. #phy-cells = <0>;
  570. reg = <0xa6000 0x40>;
  571. reg-names = "phy_base";
  572. resets = <&gcc USB3_HSPHY_POR_ARES>, <&gcc USB3_HSPHY_S_ARES>;
  573. reset-names = "por_rst", "srif_rst";
  574. status = "disabled";
  575. };
  576. usb3: usb3@8af8800 {
  577. compatible = "qcom,ipq4019-dwc3", "qcom,dwc3";
  578. reg = <0x8af8800 0x100>;
  579. #address-cells = <1>;
  580. #size-cells = <1>;
  581. clocks = <&gcc GCC_USB3_MASTER_CLK>,
  582. <&gcc GCC_USB3_SLEEP_CLK>,
  583. <&gcc GCC_USB3_MOCK_UTMI_CLK>;
  584. clock-names = "core", "sleep", "mock_utmi";
  585. ranges;
  586. status = "disabled";
  587. dwc3@8a00000 {
  588. compatible = "snps,dwc3";
  589. reg = <0x8a00000 0xf8000>;
  590. interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
  591. phys = <&usb3_hs_phy>, <&usb3_ss_phy>;
  592. phy-names = "usb2-phy", "usb3-phy";
  593. dr_mode = "host";
  594. };
  595. };
  596. usb2_hs_phy: hsphy@a8000 {
  597. compatible = "qcom,usb-hs-ipq4019-phy";
  598. #phy-cells = <0>;
  599. reg = <0xa8000 0x40>;
  600. reg-names = "phy_base";
  601. resets = <&gcc USB2_HSPHY_POR_ARES>, <&gcc USB2_HSPHY_S_ARES>;
  602. reset-names = "por_rst", "srif_rst";
  603. status = "disabled";
  604. };
  605. usb2: usb2@60f8800 {
  606. compatible = "qcom,ipq4019-dwc3", "qcom,dwc3";
  607. reg = <0x60f8800 0x100>;
  608. #address-cells = <1>;
  609. #size-cells = <1>;
  610. clocks = <&gcc GCC_USB2_MASTER_CLK>,
  611. <&gcc GCC_USB2_SLEEP_CLK>,
  612. <&gcc GCC_USB2_MOCK_UTMI_CLK>;
  613. clock-names = "master", "sleep", "mock_utmi";
  614. ranges;
  615. status = "disabled";
  616. dwc3@6000000 {
  617. compatible = "snps,dwc3";
  618. reg = <0x6000000 0xf8000>;
  619. interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
  620. phys = <&usb2_hs_phy>;
  621. phy-names = "usb2-phy";
  622. dr_mode = "host";
  623. };
  624. };
  625. };
  626. };