owl-s500.dtsi 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Actions Semi S500 SoC
  4. *
  5. * Copyright (c) 2016-2017 Andreas Färber
  6. */
  7. #include <dt-bindings/clock/actions,s500-cmu.h>
  8. #include <dt-bindings/gpio/gpio.h>
  9. #include <dt-bindings/interrupt-controller/arm-gic.h>
  10. #include <dt-bindings/power/owl-s500-powergate.h>
  11. #include <dt-bindings/reset/actions,s500-reset.h>
  12. / {
  13. compatible = "actions,s500";
  14. interrupt-parent = <&gic>;
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. };
  19. chosen {
  20. };
  21. cpus {
  22. #address-cells = <1>;
  23. #size-cells = <0>;
  24. cpu0: cpu@0 {
  25. device_type = "cpu";
  26. compatible = "arm,cortex-a9";
  27. reg = <0x0>;
  28. enable-method = "actions,s500-smp";
  29. };
  30. cpu1: cpu@1 {
  31. device_type = "cpu";
  32. compatible = "arm,cortex-a9";
  33. reg = <0x1>;
  34. enable-method = "actions,s500-smp";
  35. };
  36. cpu2: cpu@2 {
  37. device_type = "cpu";
  38. compatible = "arm,cortex-a9";
  39. reg = <0x2>;
  40. enable-method = "actions,s500-smp";
  41. power-domains = <&sps S500_PD_CPU2>;
  42. };
  43. cpu3: cpu@3 {
  44. device_type = "cpu";
  45. compatible = "arm,cortex-a9";
  46. reg = <0x3>;
  47. enable-method = "actions,s500-smp";
  48. power-domains = <&sps S500_PD_CPU3>;
  49. };
  50. };
  51. arm-pmu {
  52. compatible = "arm,cortex-a9-pmu";
  53. interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
  54. <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
  55. <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  56. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
  57. interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
  58. };
  59. hosc: hosc {
  60. compatible = "fixed-clock";
  61. clock-frequency = <24000000>;
  62. #clock-cells = <0>;
  63. };
  64. losc: losc {
  65. compatible = "fixed-clock";
  66. clock-frequency = <32768>;
  67. #clock-cells = <0>;
  68. };
  69. soc {
  70. compatible = "simple-bus";
  71. #address-cells = <1>;
  72. #size-cells = <1>;
  73. ranges;
  74. scu: scu@b0020000 {
  75. compatible = "arm,cortex-a9-scu";
  76. reg = <0xb0020000 0x100>;
  77. };
  78. global_timer: timer@b0020200 {
  79. compatible = "arm,cortex-a9-global-timer";
  80. reg = <0xb0020200 0x100>;
  81. interrupts = <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
  82. status = "disabled";
  83. };
  84. twd_timer: timer@b0020600 {
  85. compatible = "arm,cortex-a9-twd-timer";
  86. reg = <0xb0020600 0x20>;
  87. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
  88. status = "disabled";
  89. };
  90. twd_wdt: wdt@b0020620 {
  91. compatible = "arm,cortex-a9-twd-wdt";
  92. reg = <0xb0020620 0xe0>;
  93. interrupts = <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
  94. status = "disabled";
  95. };
  96. gic: interrupt-controller@b0021000 {
  97. compatible = "arm,cortex-a9-gic";
  98. reg = <0xb0021000 0x1000>,
  99. <0xb0020100 0x0100>;
  100. interrupt-controller;
  101. #interrupt-cells = <3>;
  102. };
  103. l2: cache-controller@b0022000 {
  104. compatible = "arm,pl310-cache";
  105. reg = <0xb0022000 0x1000>;
  106. cache-unified;
  107. cache-level = <2>;
  108. interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
  109. arm,tag-latency = <3 3 2>;
  110. arm,data-latency = <5 3 3>;
  111. };
  112. uart0: serial@b0120000 {
  113. compatible = "actions,s500-uart", "actions,owl-uart";
  114. reg = <0xb0120000 0x2000>;
  115. interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
  116. clocks = <&cmu CLK_UART0>;
  117. status = "disabled";
  118. };
  119. uart1: serial@b0122000 {
  120. compatible = "actions,s500-uart", "actions,owl-uart";
  121. reg = <0xb0122000 0x2000>;
  122. interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  123. clocks = <&cmu CLK_UART1>;
  124. status = "disabled";
  125. };
  126. uart2: serial@b0124000 {
  127. compatible = "actions,s500-uart", "actions,owl-uart";
  128. reg = <0xb0124000 0x2000>;
  129. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  130. clocks = <&cmu CLK_UART2>;
  131. status = "disabled";
  132. };
  133. uart3: serial@b0126000 {
  134. compatible = "actions,s500-uart", "actions,owl-uart";
  135. reg = <0xb0126000 0x2000>;
  136. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  137. clocks = <&cmu CLK_UART3>;
  138. status = "disabled";
  139. };
  140. uart4: serial@b0128000 {
  141. compatible = "actions,s500-uart", "actions,owl-uart";
  142. reg = <0xb0128000 0x2000>;
  143. interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
  144. clocks = <&cmu CLK_UART4>;
  145. status = "disabled";
  146. };
  147. uart5: serial@b012a000 {
  148. compatible = "actions,s500-uart", "actions,owl-uart";
  149. reg = <0xb012a000 0x2000>;
  150. interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
  151. clocks = <&cmu CLK_UART5>;
  152. status = "disabled";
  153. };
  154. uart6: serial@b012c000 {
  155. compatible = "actions,s500-uart", "actions,owl-uart";
  156. reg = <0xb012c000 0x2000>;
  157. interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
  158. clocks = <&cmu CLK_UART6>;
  159. status = "disabled";
  160. };
  161. cmu: clock-controller@b0160000 {
  162. compatible = "actions,s500-cmu";
  163. reg = <0xb0160000 0x8000>;
  164. clocks = <&hosc>, <&losc>;
  165. #clock-cells = <1>;
  166. #reset-cells = <1>;
  167. };
  168. i2c0: i2c@b0170000 {
  169. compatible = "actions,s500-i2c";
  170. reg = <0xb0170000 0x4000>;
  171. clocks = <&cmu CLK_I2C0>;
  172. interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
  173. #address-cells = <1>;
  174. #size-cells = <0>;
  175. status = "disabled";
  176. };
  177. i2c1: i2c@b0174000 {
  178. compatible = "actions,s500-i2c";
  179. reg = <0xb0174000 0x4000>;
  180. clocks = <&cmu CLK_I2C1>;
  181. interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
  182. #address-cells = <1>;
  183. #size-cells = <0>;
  184. status = "disabled";
  185. };
  186. i2c2: i2c@b0178000 {
  187. compatible = "actions,s500-i2c";
  188. reg = <0xb0178000 0x4000>;
  189. clocks = <&cmu CLK_I2C2>;
  190. interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
  191. #address-cells = <1>;
  192. #size-cells = <0>;
  193. status = "disabled";
  194. };
  195. i2c3: i2c@b017c000 {
  196. compatible = "actions,s500-i2c";
  197. reg = <0xb017c000 0x4000>;
  198. clocks = <&cmu CLK_I2C3>;
  199. interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
  200. #address-cells = <1>;
  201. #size-cells = <0>;
  202. status = "disabled";
  203. };
  204. sirq: interrupt-controller@b01b0200 {
  205. compatible = "actions,s500-sirq";
  206. reg = <0xb01b0200 0x4>;
  207. interrupt-controller;
  208. #interrupt-cells = <2>;
  209. interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, /* SIRQ0 */
  210. <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, /* SIRQ1 */
  211. <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; /* SIRQ2 */
  212. };
  213. timer: timer@b0168000 {
  214. compatible = "actions,s500-timer";
  215. reg = <0xb0168000 0x8000>;
  216. interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  217. <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  218. <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
  219. <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
  220. interrupt-names = "2hz0", "2hz1", "timer0", "timer1";
  221. };
  222. sps: power-controller@b01b0100 {
  223. compatible = "actions,s500-sps";
  224. reg = <0xb01b0100 0x100>;
  225. #power-domain-cells = <1>;
  226. };
  227. pinctrl: pinctrl@b01b0000 {
  228. compatible = "actions,s500-pinctrl";
  229. reg = <0xb01b0000 0x40>, /* GPIO */
  230. <0xb01b0040 0x10>, /* Multiplexing Control */
  231. <0xb01b0060 0x18>, /* PAD Control */
  232. <0xb01b0080 0xc>; /* PAD Drive Capacity */
  233. clocks = <&cmu CLK_GPIO>;
  234. gpio-controller;
  235. gpio-ranges = <&pinctrl 0 0 132>;
  236. #gpio-cells = <2>;
  237. interrupt-controller;
  238. #interrupt-cells = <2>;
  239. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>, /* GPIOA */
  240. <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>, /* GPIOB */
  241. <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>, /* GPIOC */
  242. <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, /* GPIOD */
  243. <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; /* GPIOE */
  244. };
  245. dma: dma-controller@b0260000 {
  246. compatible = "actions,s500-dma";
  247. reg = <0xb0260000 0xd00>;
  248. interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
  249. <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
  250. <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
  251. <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
  252. #dma-cells = <1>;
  253. dma-channels = <12>;
  254. dma-requests = <46>;
  255. clocks = <&cmu CLK_DMAC>;
  256. power-domains = <&sps S500_PD_DMA>;
  257. };
  258. mmc0: mmc@b0230000 {
  259. compatible = "actions,s500-mmc", "actions,owl-mmc";
  260. reg = <0xb0230000 0x38>;
  261. interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
  262. clocks = <&cmu CLK_SD0>;
  263. resets = <&cmu RESET_SD0>;
  264. dmas = <&dma 2>;
  265. dma-names = "mmc";
  266. status = "disabled";
  267. };
  268. mmc1: mmc@b0234000 {
  269. compatible = "actions,s500-mmc", "actions,owl-mmc";
  270. reg = <0xb0234000 0x38>;
  271. interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
  272. clocks = <&cmu CLK_SD1>;
  273. resets = <&cmu RESET_SD1>;
  274. dmas = <&dma 3>;
  275. dma-names = "mmc";
  276. status = "disabled";
  277. };
  278. mmc2: mmc@b0238000 {
  279. compatible = "actions,s500-mmc", "actions,owl-mmc";
  280. reg = <0xb0238000 0x38>;
  281. interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
  282. clocks = <&cmu CLK_SD2>;
  283. resets = <&cmu RESET_SD2>;
  284. dmas = <&dma 4>;
  285. dma-names = "mmc";
  286. status = "disabled";
  287. };
  288. ethernet: ethernet@b0310000 {
  289. compatible = "actions,s500-emac", "actions,owl-emac";
  290. reg = <0xb0310000 0x10000>;
  291. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
  292. clocks = <&cmu CLK_ETHERNET>, <&cmu CLK_RMII_REF>;
  293. clock-names = "eth", "rmii";
  294. resets = <&cmu RESET_ETHERNET>;
  295. status = "disabled";
  296. };
  297. };
  298. };