omap5-l4-abe.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. &l4_abe { /* 0x40100000 */
  2. compatible = "ti,omap5-l4-abe", "simple-pm-bus";
  3. reg = <0x40100000 0x400>,
  4. <0x40100400 0x400>;
  5. reg-names = "la", "ap";
  6. power-domains = <&prm_abe>;
  7. /* OMAP5_L4_ABE_CLKCTRL is read-only */
  8. #address-cells = <1>;
  9. #size-cells = <1>;
  10. ranges = <0x00000000 0x40100000 0x100000>, /* segment 0 */
  11. <0x49000000 0x49000000 0x100000>;
  12. segment@0 { /* 0x40100000 */
  13. compatible = "simple-pm-bus";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. ranges =
  17. /* CPU to L4 ABE mapping */
  18. <0x00000000 0x00000000 0x000400>, /* ap 0 */
  19. <0x00000400 0x00000400 0x000400>, /* ap 1 */
  20. <0x00022000 0x00022000 0x001000>, /* ap 2 */
  21. <0x00023000 0x00023000 0x001000>, /* ap 3 */
  22. <0x00024000 0x00024000 0x001000>, /* ap 4 */
  23. <0x00025000 0x00025000 0x001000>, /* ap 5 */
  24. <0x00026000 0x00026000 0x001000>, /* ap 6 */
  25. <0x00027000 0x00027000 0x001000>, /* ap 7 */
  26. <0x00028000 0x00028000 0x001000>, /* ap 8 */
  27. <0x00029000 0x00029000 0x001000>, /* ap 9 */
  28. <0x0002a000 0x0002a000 0x001000>, /* ap 10 */
  29. <0x0002b000 0x0002b000 0x001000>, /* ap 11 */
  30. <0x0002e000 0x0002e000 0x001000>, /* ap 12 */
  31. <0x0002f000 0x0002f000 0x001000>, /* ap 13 */
  32. <0x00030000 0x00030000 0x001000>, /* ap 14 */
  33. <0x00031000 0x00031000 0x001000>, /* ap 15 */
  34. <0x00032000 0x00032000 0x001000>, /* ap 16 */
  35. <0x00033000 0x00033000 0x001000>, /* ap 17 */
  36. <0x00038000 0x00038000 0x001000>, /* ap 18 */
  37. <0x00039000 0x00039000 0x001000>, /* ap 19 */
  38. <0x0003a000 0x0003a000 0x001000>, /* ap 20 */
  39. <0x0003b000 0x0003b000 0x001000>, /* ap 21 */
  40. <0x0003c000 0x0003c000 0x001000>, /* ap 22 */
  41. <0x0003d000 0x0003d000 0x001000>, /* ap 23 */
  42. <0x0003e000 0x0003e000 0x001000>, /* ap 24 */
  43. <0x0003f000 0x0003f000 0x001000>, /* ap 25 */
  44. <0x00080000 0x00080000 0x010000>, /* ap 26 */
  45. <0x00080000 0x00080000 0x001000>, /* ap 27 */
  46. <0x000a0000 0x000a0000 0x010000>, /* ap 28 */
  47. <0x000a0000 0x000a0000 0x001000>, /* ap 29 */
  48. <0x000c0000 0x000c0000 0x010000>, /* ap 30 */
  49. <0x000c0000 0x000c0000 0x001000>, /* ap 31 */
  50. <0x000f1000 0x000f1000 0x001000>, /* ap 32 */
  51. <0x000f2000 0x000f2000 0x001000>, /* ap 33 */
  52. /* L3 to L4 ABE mapping */
  53. <0x49000000 0x49000000 0x000400>, /* ap 0 */
  54. <0x49000400 0x49000400 0x000400>, /* ap 1 */
  55. <0x49022000 0x49022000 0x001000>, /* ap 2 */
  56. <0x49023000 0x49023000 0x001000>, /* ap 3 */
  57. <0x49024000 0x49024000 0x001000>, /* ap 4 */
  58. <0x49025000 0x49025000 0x001000>, /* ap 5 */
  59. <0x49026000 0x49026000 0x001000>, /* ap 6 */
  60. <0x49027000 0x49027000 0x001000>, /* ap 7 */
  61. <0x49028000 0x49028000 0x001000>, /* ap 8 */
  62. <0x49029000 0x49029000 0x001000>, /* ap 9 */
  63. <0x4902a000 0x4902a000 0x001000>, /* ap 10 */
  64. <0x4902b000 0x4902b000 0x001000>, /* ap 11 */
  65. <0x4902e000 0x4902e000 0x001000>, /* ap 12 */
  66. <0x4902f000 0x4902f000 0x001000>, /* ap 13 */
  67. <0x49030000 0x49030000 0x001000>, /* ap 14 */
  68. <0x49031000 0x49031000 0x001000>, /* ap 15 */
  69. <0x49032000 0x49032000 0x001000>, /* ap 16 */
  70. <0x49033000 0x49033000 0x001000>, /* ap 17 */
  71. <0x49038000 0x49038000 0x001000>, /* ap 18 */
  72. <0x49039000 0x49039000 0x001000>, /* ap 19 */
  73. <0x4903a000 0x4903a000 0x001000>, /* ap 20 */
  74. <0x4903b000 0x4903b000 0x001000>, /* ap 21 */
  75. <0x4903c000 0x4903c000 0x001000>, /* ap 22 */
  76. <0x4903d000 0x4903d000 0x001000>, /* ap 23 */
  77. <0x4903e000 0x4903e000 0x001000>, /* ap 24 */
  78. <0x4903f000 0x4903f000 0x001000>, /* ap 25 */
  79. <0x49080000 0x49080000 0x010000>, /* ap 26 */
  80. <0x49080000 0x49080000 0x001000>, /* ap 27 */
  81. <0x490a0000 0x490a0000 0x010000>, /* ap 28 */
  82. <0x490a0000 0x490a0000 0x001000>, /* ap 29 */
  83. <0x490c0000 0x490c0000 0x010000>, /* ap 30 */
  84. <0x490c0000 0x490c0000 0x001000>, /* ap 31 */
  85. <0x490f1000 0x490f1000 0x001000>, /* ap 32 */
  86. <0x490f2000 0x490f2000 0x001000>; /* ap 33 */
  87. target-module@22000 { /* 0x40122000, ap 2 02.0 */
  88. compatible = "ti,sysc-omap2", "ti,sysc";
  89. reg = <0x2208c 0x4>;
  90. reg-names = "sysc";
  91. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  92. SYSC_OMAP2_ENAWAKEUP |
  93. SYSC_OMAP2_SOFTRESET)>;
  94. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  95. <SYSC_IDLE_NO>,
  96. <SYSC_IDLE_SMART>;
  97. /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */
  98. clocks = <&abe_clkctrl OMAP5_MCBSP1_CLKCTRL 0>;
  99. clock-names = "fck";
  100. #address-cells = <1>;
  101. #size-cells = <1>;
  102. ranges = <0x0 0x22000 0x1000>,
  103. <0x49022000 0x49022000 0x1000>;
  104. mcbsp1: mcbsp@0 {
  105. compatible = "ti,omap4-mcbsp";
  106. reg = <0x0 0xff>, /* MPU private access */
  107. <0x49022000 0xff>; /* L3 Interconnect */
  108. reg-names = "mpu", "dma";
  109. clocks = <&abe_clkctrl OMAP5_MCBSP1_CLKCTRL 24>;
  110. clock-names = "fck";
  111. interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  112. interrupt-names = "common";
  113. ti,buffer-size = <128>;
  114. dmas = <&sdma 33>,
  115. <&sdma 34>;
  116. dma-names = "tx", "rx";
  117. status = "disabled";
  118. };
  119. };
  120. target-module@24000 { /* 0x40124000, ap 4 04.0 */
  121. compatible = "ti,sysc-omap2", "ti,sysc";
  122. reg = <0x2408c 0x4>;
  123. reg-names = "sysc";
  124. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  125. SYSC_OMAP2_ENAWAKEUP |
  126. SYSC_OMAP2_SOFTRESET)>;
  127. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  128. <SYSC_IDLE_NO>,
  129. <SYSC_IDLE_SMART>;
  130. /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */
  131. clocks = <&abe_clkctrl OMAP5_MCBSP2_CLKCTRL 0>;
  132. clock-names = "fck";
  133. #address-cells = <1>;
  134. #size-cells = <1>;
  135. ranges = <0x0 0x24000 0x1000>,
  136. <0x49024000 0x49024000 0x1000>;
  137. mcbsp2: mcbsp@0 {
  138. compatible = "ti,omap4-mcbsp";
  139. reg = <0x0 0xff>, /* MPU private access */
  140. <0x49024000 0xff>; /* L3 Interconnect */
  141. reg-names = "mpu", "dma";
  142. clocks = <&abe_clkctrl OMAP5_MCBSP2_CLKCTRL 24>;
  143. clock-names = "fck";
  144. interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
  145. interrupt-names = "common";
  146. ti,buffer-size = <128>;
  147. dmas = <&sdma 17>,
  148. <&sdma 18>;
  149. dma-names = "tx", "rx";
  150. status = "disabled";
  151. };
  152. };
  153. target-module@26000 { /* 0x40126000, ap 6 06.0 */
  154. compatible = "ti,sysc-omap2", "ti,sysc";
  155. reg = <0x2608c 0x4>;
  156. reg-names = "sysc";
  157. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  158. SYSC_OMAP2_ENAWAKEUP |
  159. SYSC_OMAP2_SOFTRESET)>;
  160. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  161. <SYSC_IDLE_NO>,
  162. <SYSC_IDLE_SMART>;
  163. /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */
  164. clocks = <&abe_clkctrl OMAP5_MCBSP3_CLKCTRL 0>;
  165. clock-names = "fck";
  166. #address-cells = <1>;
  167. #size-cells = <1>;
  168. ranges = <0x0 0x26000 0x1000>,
  169. <0x49026000 0x49026000 0x1000>;
  170. mcbsp3: mcbsp@0 {
  171. compatible = "ti,omap4-mcbsp";
  172. reg = <0x0 0xff>, /* MPU private access */
  173. <0x49026000 0xff>; /* L3 Interconnect */
  174. reg-names = "mpu", "dma";
  175. clocks = <&abe_clkctrl OMAP5_MCBSP3_CLKCTRL 24>;
  176. clock-names = "fck";
  177. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  178. interrupt-names = "common";
  179. ti,buffer-size = <128>;
  180. dmas = <&sdma 19>,
  181. <&sdma 20>;
  182. dma-names = "tx", "rx";
  183. status = "disabled";
  184. };
  185. };
  186. target-module@28000 { /* 0x40128000, ap 8 08.0 */
  187. compatible = "ti,sysc";
  188. status = "disabled";
  189. #address-cells = <1>;
  190. #size-cells = <1>;
  191. ranges = <0x0 0x28000 0x1000>,
  192. <0x49028000 0x49028000 0x1000>;
  193. };
  194. target-module@2a000 { /* 0x4012a000, ap 10 0a.0 */
  195. compatible = "ti,sysc";
  196. status = "disabled";
  197. #address-cells = <1>;
  198. #size-cells = <1>;
  199. ranges = <0x0 0x2a000 0x1000>,
  200. <0x4902a000 0x4902a000 0x1000>;
  201. };
  202. target-module@2e000 { /* 0x4012e000, ap 12 0c.0 */
  203. compatible = "ti,sysc-omap4", "ti,sysc";
  204. reg = <0x2e000 0x4>,
  205. <0x2e010 0x4>;
  206. reg-names = "rev", "sysc";
  207. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  208. SYSC_OMAP4_SOFTRESET)>;
  209. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  210. <SYSC_IDLE_NO>,
  211. <SYSC_IDLE_SMART>,
  212. <SYSC_IDLE_SMART_WKUP>;
  213. /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */
  214. clocks = <&abe_clkctrl OMAP5_DMIC_CLKCTRL 0>;
  215. clock-names = "fck";
  216. #address-cells = <1>;
  217. #size-cells = <1>;
  218. ranges = <0x0 0x2e000 0x1000>,
  219. <0x4902e000 0x4902e000 0x1000>;
  220. dmic: dmic@0 {
  221. compatible = "ti,omap4-dmic";
  222. reg = <0x0 0x7f>, /* MPU private access */
  223. <0x4902e000 0x7f>; /* L3 Interconnect */
  224. reg-names = "mpu", "dma";
  225. interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
  226. dmas = <&sdma 67>;
  227. dma-names = "up_link";
  228. status = "disabled";
  229. };
  230. };
  231. target-module@30000 { /* 0x40130000, ap 14 0e.0 */
  232. compatible = "ti,sysc";
  233. status = "disabled";
  234. #address-cells = <1>;
  235. #size-cells = <1>;
  236. ranges = <0x0 0x30000 0x1000>,
  237. <0x49030000 0x49030000 0x1000>;
  238. };
  239. mcpdm_module: target-module@32000 { /* 0x40132000, ap 16 10.0 */
  240. compatible = "ti,sysc-omap4", "ti,sysc";
  241. reg = <0x32000 0x4>,
  242. <0x32010 0x4>;
  243. reg-names = "rev", "sysc";
  244. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  245. SYSC_OMAP4_SOFTRESET)>;
  246. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  247. <SYSC_IDLE_NO>,
  248. <SYSC_IDLE_SMART>,
  249. <SYSC_IDLE_SMART_WKUP>;
  250. /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */
  251. clocks = <&abe_clkctrl OMAP5_MCPDM_CLKCTRL 0>;
  252. clock-names = "fck";
  253. #address-cells = <1>;
  254. #size-cells = <1>;
  255. ranges = <0x0 0x32000 0x1000>,
  256. <0x49032000 0x49032000 0x1000>;
  257. /* Must be only enabled for boards with pdmclk wired */
  258. status = "disabled";
  259. mcpdm: mcpdm@0 {
  260. compatible = "ti,omap4-mcpdm";
  261. reg = <0x0 0x7f>, /* MPU private access */
  262. <0x49032000 0x7f>; /* L3 Interconnect */
  263. reg-names = "mpu", "dma";
  264. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  265. dmas = <&sdma 65>,
  266. <&sdma 66>;
  267. dma-names = "up_link", "dn_link";
  268. };
  269. };
  270. target-module@38000 { /* 0x40138000, ap 18 12.0 */
  271. compatible = "ti,sysc-omap4-timer", "ti,sysc";
  272. reg = <0x38000 0x4>,
  273. <0x38010 0x4>;
  274. reg-names = "rev", "sysc";
  275. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  276. SYSC_OMAP4_SOFTRESET)>;
  277. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  278. <SYSC_IDLE_NO>,
  279. <SYSC_IDLE_SMART>,
  280. <SYSC_IDLE_SMART_WKUP>;
  281. /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */
  282. clocks = <&abe_clkctrl OMAP5_TIMER5_CLKCTRL 0>;
  283. clock-names = "fck";
  284. #address-cells = <1>;
  285. #size-cells = <1>;
  286. ranges = <0x0 0x38000 0x1000>,
  287. <0x49038000 0x49038000 0x1000>;
  288. timer5: timer@0 {
  289. compatible = "ti,omap5430-timer";
  290. reg = <0x0 0x80>,
  291. <0x49038000 0x80>;
  292. clocks = <&abe_clkctrl OMAP5_TIMER5_CLKCTRL 24>,
  293. <&dss_syc_gfclk_div>;
  294. clock-names = "fck", "timer_sys_ck";
  295. interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
  296. ti,timer-dsp;
  297. ti,timer-pwm;
  298. };
  299. };
  300. target-module@3a000 { /* 0x4013a000, ap 20 14.0 */
  301. compatible = "ti,sysc-omap4-timer", "ti,sysc";
  302. reg = <0x3a000 0x4>,
  303. <0x3a010 0x4>;
  304. reg-names = "rev", "sysc";
  305. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  306. SYSC_OMAP4_SOFTRESET)>;
  307. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  308. <SYSC_IDLE_NO>,
  309. <SYSC_IDLE_SMART>,
  310. <SYSC_IDLE_SMART_WKUP>;
  311. /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */
  312. clocks = <&abe_clkctrl OMAP5_TIMER6_CLKCTRL 0>;
  313. clock-names = "fck";
  314. #address-cells = <1>;
  315. #size-cells = <1>;
  316. ranges = <0x0 0x3a000 0x1000>,
  317. <0x4903a000 0x4903a000 0x1000>;
  318. timer6: timer@0 {
  319. compatible = "ti,omap5430-timer";
  320. reg = <0x0 0x80>,
  321. <0x4903a000 0x80>;
  322. clocks = <&abe_clkctrl OMAP5_TIMER6_CLKCTRL 24>,
  323. <&dss_syc_gfclk_div>;
  324. clock-names = "fck", "timer_sys_ck";
  325. interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
  326. ti,timer-dsp;
  327. ti,timer-pwm;
  328. };
  329. };
  330. target-module@3c000 { /* 0x4013c000, ap 22 16.0 */
  331. compatible = "ti,sysc-omap4-timer", "ti,sysc";
  332. reg = <0x3c000 0x4>,
  333. <0x3c010 0x4>;
  334. reg-names = "rev", "sysc";
  335. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  336. SYSC_OMAP4_SOFTRESET)>;
  337. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  338. <SYSC_IDLE_NO>,
  339. <SYSC_IDLE_SMART>,
  340. <SYSC_IDLE_SMART_WKUP>;
  341. /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */
  342. clocks = <&abe_clkctrl OMAP5_TIMER7_CLKCTRL 0>;
  343. clock-names = "fck";
  344. #address-cells = <1>;
  345. #size-cells = <1>;
  346. ranges = <0x0 0x3c000 0x1000>,
  347. <0x4903c000 0x4903c000 0x1000>;
  348. timer7: timer@0 {
  349. compatible = "ti,omap5430-timer";
  350. reg = <0x0 0x80>,
  351. <0x4903c000 0x80>;
  352. clocks = <&abe_clkctrl OMAP5_TIMER7_CLKCTRL 24>,
  353. <&dss_syc_gfclk_div>;
  354. clock-names = "fck", "timer_sys_ck";
  355. interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
  356. ti,timer-dsp;
  357. };
  358. };
  359. target-module@3e000 { /* 0x4013e000, ap 24 18.0 */
  360. compatible = "ti,sysc-omap4-timer", "ti,sysc";
  361. reg = <0x3e000 0x4>,
  362. <0x3e010 0x4>;
  363. reg-names = "rev", "sysc";
  364. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  365. SYSC_OMAP4_SOFTRESET)>;
  366. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  367. <SYSC_IDLE_NO>,
  368. <SYSC_IDLE_SMART>,
  369. <SYSC_IDLE_SMART_WKUP>;
  370. /* Domains (V, P, C): core, abe_pwrdm, abe_clkdm */
  371. clocks = <&abe_clkctrl OMAP5_TIMER8_CLKCTRL 0>;
  372. clock-names = "fck";
  373. #address-cells = <1>;
  374. #size-cells = <1>;
  375. ranges = <0x0 0x3e000 0x1000>,
  376. <0x4903e000 0x4903e000 0x1000>;
  377. timer8: timer@0 {
  378. compatible = "ti,omap5430-timer";
  379. reg = <0x0 0x80>,
  380. <0x4903e000 0x80>;
  381. clocks = <&abe_clkctrl OMAP5_TIMER8_CLKCTRL 24>,
  382. <&dss_syc_gfclk_div>;
  383. clock-names = "fck", "timer_sys_ck";
  384. interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
  385. ti,timer-dsp;
  386. ti,timer-pwm;
  387. };
  388. };
  389. target-module@80000 { /* 0x40180000, ap 26 1a.0 */
  390. compatible = "ti,sysc";
  391. status = "disabled";
  392. #address-cells = <1>;
  393. #size-cells = <1>;
  394. ranges = <0x0 0x80000 0x10000>,
  395. <0x49080000 0x49080000 0x10000>;
  396. };
  397. target-module@a0000 { /* 0x401a0000, ap 28 1c.0 */
  398. compatible = "ti,sysc";
  399. status = "disabled";
  400. #address-cells = <1>;
  401. #size-cells = <1>;
  402. ranges = <0x0 0xa0000 0x10000>,
  403. <0x490a0000 0x490a0000 0x10000>;
  404. };
  405. target-module@c0000 { /* 0x401c0000, ap 30 1e.0 */
  406. compatible = "ti,sysc";
  407. status = "disabled";
  408. #address-cells = <1>;
  409. #size-cells = <1>;
  410. ranges = <0x0 0xc0000 0x10000>,
  411. <0x490c0000 0x490c0000 0x10000>;
  412. };
  413. target-module@f1000 { /* 0x401f1000, ap 32 20.0 */
  414. compatible = "ti,sysc-omap4", "ti,sysc";
  415. reg = <0xf1000 0x4>,
  416. <0xf1010 0x4>;
  417. reg-names = "rev", "sysc";
  418. ti,sysc-midle = <SYSC_IDLE_FORCE>,
  419. <SYSC_IDLE_NO>,
  420. <SYSC_IDLE_SMART>,
  421. <SYSC_IDLE_SMART_WKUP>;
  422. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  423. <SYSC_IDLE_NO>,
  424. <SYSC_IDLE_SMART>;
  425. /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
  426. clocks = <&abe_clkctrl OMAP5_AESS_CLKCTRL 0>;
  427. clock-names = "fck";
  428. #address-cells = <1>;
  429. #size-cells = <1>;
  430. ranges = <0x0 0xf1000 0x1000>,
  431. <0x490f1000 0x490f1000 0x1000>;
  432. };
  433. };
  434. };